MACCHIARULO, Luca
MACCHIARULO, Luca
Dipartimento di Elettronica (attivo dal 01/01/1900 al 31/12/2011)
003794
A case study for NoC based homogeneous MPSoC architectures
2009 Tota, Sergio Vincenzo; Casu, MARIO ROBERTO; RUO ROCH, Massimo; Macchiarulo, Luca; Zamboni, Maurizio
Adaptive Latency Insensitive Protocols andElastic Circuits with Early Evaluation: A Comparative Analysis
2009 Casu, MARIO ROBERTO; Macchiarulo, Luca
Adaptive Latency Insensitive Protocols
2007 Casu, MARIO ROBERTO; Macchiarulo, Luca
Floorplanning with wire pipelining in adaptive communication channels
2006 Casu, MARIO ROBERTO; Macchiarulo, Luca
Implementation Analysis of NoC: A MPSoC Trace-Driven Approach
2006 Tota, Sergio Vincenzo; Casu, MARIO ROBERTO; Macchiarulo, Luca
A new system design methodology for wire pipelined SoC
2005 Casu, MARIO ROBERTO; Macchiarulo, Luca
Floorplan assisted data rate enhancement through wire pipelining: a real assessment
2005 Casu, MARIO ROBERTO; Macchiarulo, Luca
Throughput-driven floorplanning with wire pipelining.
2005 Casu, MARIO ROBERTO; Macchiarulo, Luca
A New Approach to Latency Insensitive Design
2004 Casu, MARIO ROBERTO; Macchiarulo, Luca
Floorplanning for Throughput
2004 Casu, MARIO ROBERTO; Macchiarulo, Luca
Issues in Implementing Latency Insensitive Protocols
2004 Casu, MARIO ROBERTO; Macchiarulo, Luca
On-Chip Transparent Wire Pipelining (invited paper)
2004 Casu, MARIO ROBERTO; Macchiarulo, Luca
FPGA-based Fault Injection Techniques for Fast Evaluation of Fault Tolerance in VLSI Circuits
2001 Civera, Pierluigi; Macchiarulo, Luca; Rebaudengo, Maurizio; SONZA REORDA, Matteo; Violante, Massimo
A Hybrid Fault Injection Methodology for Real Time Systems
1998 Benso, Alfredo; Civera, Pierluigi; Rebaudengo, Maurizio; SONZA REORDA, Matteo; Ferro, ANTONIO VITO; Macchiarulo, Luca; Violante, Massimo; Prinetto, Paolo Ernesto; R., Ubar; J., Raik
Citazione | Data di pubblicazione | Autori | File |
---|---|---|---|
A case study for NoC based homogeneous MPSoC architectures / Tota, Sergio Vincenzo; Casu, MARIO ROBERTO; RUO ROCH, Massimo; Macchiarulo, Luca; Zamboni, Maurizio. - In: IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS. - ISSN 1063-8210. - STAMPA. - 17:3(2009), pp. 384-388. [10.1109/TVLSI.2008.2011239] | 1-gen-2009 | TOTA, Sergio VincenzoCASU, MARIO ROBERTORUO ROCH, MassimoMACCHIARULO, LucaZAMBONI, Maurizio | published_paper.pdf |
Adaptive Latency Insensitive Protocols andElastic Circuits with Early Evaluation: A Comparative Analysis / Casu, MARIO ROBERTO; Macchiarulo, Luca. - In: ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE. - ISSN 1571-0661. - 245:(2009), pp. 35-50. [10.1016/j.entcs.2009.07.027] | 1-gen-2009 | CASU, MARIO ROBERTOMACCHIARULO, Luca | casu_macchiarulo_cameraready.pdf |
Adaptive Latency Insensitive Protocols / Casu, MARIO ROBERTO; Macchiarulo, Luca. - In: IEEE DESIGN & TEST OF COMPUTERS. - ISSN 0740-7475. - STAMPA. - 24:(2007), pp. 442-452. [10.1109/MDT.2007.152] | 1-gen-2007 | CASU, MARIO ROBERTOMACCHIARULO, Luca | dtc07_paper.pdf |
Floorplanning with wire pipelining in adaptive communication channels / Casu, MARIO ROBERTO; Macchiarulo, Luca. - In: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS. - ISSN 0278-0070. - STAMPA. - 12:(2006), pp. 2996-3004. [10.1109/TCAD.2006.882590] | 1-gen-2006 | CASU, MARIO ROBERTOMACCHIARULO, Luca | tcad06_paper.pdf |
Implementation Analysis of NoC: A MPSoC Trace-Driven Approach / Tota, Sergio Vincenzo; Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2006), pp. 204-209. (Intervento presentato al convegno Great Lakes Symposium on VLSI (GLSVLSI) tenutosi a Philadelphia, PA nel April 30 - May 01, 2006) [10.1145/1127908.1127957]. | 1-gen-2006 | TOTA, Sergio VincenzoCASU, MARIO ROBERTOMACCHIARULO, Luca | - |
A new system design methodology for wire pipelined SoC / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2005), pp. 944-945. (Intervento presentato al convegno Design, Automation and Test in Europe, 2005. tenutosi a Munich (D) nel 7-11 March 2005) [10.1109/DATE.2005.25]. | 1-gen-2005 | CASU, MARIO ROBERTOMACCHIARULO, Luca | date05.pdf |
Floorplan assisted data rate enhancement through wire pipelining: a real assessment / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2005), pp. 121-128. (Intervento presentato al convegno International Symposium on Physical Design (ISPD) tenutosi a San Francisco (CA, USA) nel 3-6 April 2005) [10.1145/1055137.1055163]. | 1-gen-2005 | CASU, MARIO ROBERTOMACCHIARULO, Luca | - |
Throughput-driven floorplanning with wire pipelining / Casu, MARIO ROBERTO; Macchiarulo, Luca. - In: IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS. - ISSN 0278-0070. - STAMPA. - 24:(2005), pp. 663-675. [10.1109/TCAD.2005.846371] | 1-gen-2005 | CASU, MARIO ROBERTOMACCHIARULO, Luca | tcad05_paper.pdf |
A New Approach to Latency Insensitive Design / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2004), pp. 576-581. (Intervento presentato al convegno Design Automation Conference (DAC) tenutosi a San Diego (CA, USA) nel 7-11 June 2004) [10.1145/996566.996725]. | 1-gen-2004 | CASU, MARIO ROBERTOMACCHIARULO, Luca | - |
Floorplanning for Throughput / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2004), pp. 62-69. (Intervento presentato al convegno International Symposium on Physical Design (ISPD) tenutosi a Phoenix (AZ, USA) nel 18-21 April 2004) [10.1145/981066.981081]. | 1-gen-2004 | CASU, MARIO ROBERTOMACCHIARULO, Luca | - |
Issues in Implementing Latency Insensitive Protocols / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2004), pp. 1390-1391. (Intervento presentato al convegno Design, Automation and Test in Europe, 2004. tenutosi a Paris (F) nel 16-20 February 2004) [10.1109/DATE.2004.1269102]. | 1-gen-2004 | CASU, MARIO ROBERTOMACCHIARULO, Luca | date04.pdf |
On-Chip Transparent Wire Pipelining (invited paper) / Casu, MARIO ROBERTO; Macchiarulo, Luca. - STAMPA. - (2004), pp. 160-167. (Intervento presentato al convegno IEEE International Conference on Computer Design (ICCD), 2004 tenutosi a San Jose (CA, USA) nel 11-13 October 2004) [10.1109/ICCD.2004.1347916]. | 1-gen-2004 | CASU, MARIO ROBERTOMACCHIARULO, Luca | iccd04_paper.pdf |
FPGA-based Fault Injection Techniques for Fast Evaluation of Fault Tolerance in VLSI Circuits / Civera, Pierluigi; Macchiarulo, Luca; Rebaudengo, Maurizio; SONZA REORDA, Matteo; Violante, Massimo. - 2147:(2001), pp. 493-502. (Intervento presentato al convegno Field-Programmable Logic and Applications 11th International Conference, FPL 2001 tenutosi a Belfast (GBR) nel Aug. 27-29, 2001) [10.1007/3-540-44687-7_51]. | 1-gen-2001 | CIVERA, PIERLUIGIMACCHIARULO, LucaREBAUDENGO, MaurizioSONZA REORDA, MatteoVIOLANTE, MASSIMO | - |
A Hybrid Fault Injection Methodology for Real Time Systems / Benso, Alfredo; Civera, Pierluigi; Rebaudengo, Maurizio; SONZA REORDA, Matteo; Ferro, ANTONIO VITO; Macchiarulo, Luca; Violante, Massimo; Prinetto, Paolo Ernesto; R., Ubar; J., Raik. - STAMPA. - (1998), pp. 74-75. (Intervento presentato al convegno FTCS-28: 28th Annual International Symposium on Fault-Tolerant Computing tenutosi a Munich (Germany) nel Jun 23-25, 1998). | 1-gen-1998 | BENSO, AlfredoCIVERA, PIERLUIGIREBAUDENGO, MaurizioSONZA REORDA, MatteoFERRO, ANTONIO VITOMACCHIARULO, LucaVIOLANTE, MASSIMOPRINETTO, Paolo Ernesto + | - |