One of the most promising emerging memory technologies is the Spin-Transfer-Torque Magnetic Random Access Memory (STT-MRAM), due to its high speed, high endurance, low area, low power consumption, and good scaling capability. In this paper, we estimate the STT-MRAM cell reliability under fabrication- and aging-induced process variability, by evaluating its failure probability. We analyze the effect of control voltage tuning on the fresh and aged cell failure probabilities and, as a result, we propose a power- and aging-aware circuit level variability mitigation technique based on control voltage tuning. We observed that increasing the values of control voltages, the cell failure probability is reduced at different extends (according to the control voltage under variation), but also that the power consumption is increased. As a result, we have identified the control voltage with the highest impact on the fresh cell reliability, and on the endurance of the cell under study. Subsequently, by performing a power/reliability trade-off analysis, the appropriate value of this control voltage is determined.
Power-aware voltage tuning for STT-MRAM reliability / Vatajelu, ELENA IOANA; Rodriguez Montanes, R.; DI CARLO, Stefano; Indaco, Marco; Renovell, M.; Prinetto, Paolo Ernesto; Figueras, J.. - ELETTRONICO. - (2015), pp. 1-6. (Intervento presentato al convegno 20th IEEE European Test Symposium (ETS) tenutosi a Cluj-Napoca, RO nel 25-29 May 2015) [10.1109/ETS.2015.7138748].
Power-aware voltage tuning for STT-MRAM reliability
VATAJELU, ELENA IOANA;DI CARLO, STEFANO;INDACO, MARCO;PRINETTO, Paolo Ernesto;
2015
Abstract
One of the most promising emerging memory technologies is the Spin-Transfer-Torque Magnetic Random Access Memory (STT-MRAM), due to its high speed, high endurance, low area, low power consumption, and good scaling capability. In this paper, we estimate the STT-MRAM cell reliability under fabrication- and aging-induced process variability, by evaluating its failure probability. We analyze the effect of control voltage tuning on the fresh and aged cell failure probabilities and, as a result, we propose a power- and aging-aware circuit level variability mitigation technique based on control voltage tuning. We observed that increasing the values of control voltages, the cell failure probability is reduced at different extends (according to the control voltage under variation), but also that the power consumption is increased. As a result, we have identified the control voltage with the highest impact on the fresh cell reliability, and on the endurance of the cell under study. Subsequently, by performing a power/reliability trade-off analysis, the appropriate value of this control voltage is determined.File | Dimensione | Formato | |
---|---|---|---|
ETS.2015.MRAM.pdf
accesso aperto
Descrizione: Full paper
Tipologia:
2. Post-print / Author's Accepted Manuscript
Licenza:
PUBBLICO - Tutti i diritti riservati
Dimensione
878.04 kB
Formato
Adobe PDF
|
878.04 kB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.
https://hdl.handle.net/11583/2622324
Attenzione
Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo