In this article, the increment mechanism of the saturation voltage of multichip press-pack insulated gate bipolar transistors (IGBTs) during power cycling tests (PCTs) is investigated. Key parameters, such as the saturation voltage and the threshold voltage are monitored at several stages during the aging. The measurements show that the saturation voltage remains almost unchanged in the beginning, but it rapidly increases at the end. The maximum increment of the saturation voltage reaches 13.6% after 500K cycles. After the test, both the static parameters and the surface micromorphology of all the IGBT chips were analyzed. The chip with a higher temperature exhibits a higher saturation voltage, a higher gate leakage current, and a larger surface roughness. The average roughness has increased from 0.1 μm (best) to nearly 1.2 μm (worst), leading to an increment in the contact resistance of 1.5 mΩ, and a corresponding increment in the saturation voltage of 1.9%. However, gate oxide damage in the most aged chip caused the gate leakage current to increase from the nanoampere level to the milliampere level, leading to a remarkable increase in the saturation voltage until the end of the PCT.

Investigation on Saturation Voltage Increment of Multichip Press-Pack IGBTs Under Power Cycling Tests / Zhan, Cao; Zhu, Lingyu; Zhang, Yaxin; Ji, Shengchang; Iannuzzo, Francesco; Blaabjerg, Frede. - In: IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS. - ISSN 0278-0046. - ELETTRONICO. - 71:(2024), pp. 15012-15023. [10.1109/TIE.2024.3368103]

Investigation on Saturation Voltage Increment of Multichip Press-Pack IGBTs Under Power Cycling Tests

Francesco Iannuzzo;
2024

Abstract

In this article, the increment mechanism of the saturation voltage of multichip press-pack insulated gate bipolar transistors (IGBTs) during power cycling tests (PCTs) is investigated. Key parameters, such as the saturation voltage and the threshold voltage are monitored at several stages during the aging. The measurements show that the saturation voltage remains almost unchanged in the beginning, but it rapidly increases at the end. The maximum increment of the saturation voltage reaches 13.6% after 500K cycles. After the test, both the static parameters and the surface micromorphology of all the IGBT chips were analyzed. The chip with a higher temperature exhibits a higher saturation voltage, a higher gate leakage current, and a larger surface roughness. The average roughness has increased from 0.1 μm (best) to nearly 1.2 μm (worst), leading to an increment in the contact resistance of 1.5 mΩ, and a corresponding increment in the saturation voltage of 1.9%. However, gate oxide damage in the most aged chip caused the gate leakage current to increase from the nanoampere level to the milliampere level, leading to a remarkable increase in the saturation voltage until the end of the PCT.
File in questo prodotto:
File Dimensione Formato  
Investigation_on_Saturation_Voltage_Increment_of_Multichip_Press-Pack_IGBTs_Under_Power_Cycling_Tests.pdf

accesso riservato

Tipologia: 2a Post-print versione editoriale / Version of Record
Licenza: Non Pubblico - Accesso privato/ristretto
Dimensione 3.78 MB
Formato Adobe PDF
3.78 MB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2999713