The main purpose of this work has been to carry out a complete analysis by simulation of the behavior of low- voltage power MOSFETs accounting for the effect of the gate parasitic-RC distribution. The use of a low-gate mesh resistance has been analyzed as an overall alternative to more traditional materials. Moreover, a design using mixed materials (poly-silicon material and low resistivity one) has been also investigated. The contribution of the gate metal resistivity has been accounted for with modeling and simulations. This study is devoted to the decrease of the switching speed, thus allows obtaining advantageous performances in terms of power losses. Moreover good results are shown that can be achieved in terms of robustness due to a more uniform switching within the device structure. The analysis has been realized building a complete model of the device for behavioral circuit simulators based on a preliminary discretization into elementary cells of the geometry. The results can be exploited to improve the device design especially from the point of view of a continuous scaling process. The increase of the switching speed allows managing both higher powers and operative frequency as it is required by new converters and more demanding applications. Seven different layouts are investigated.

Robustness Evaluation of MOSFETs by Equivalent Cell Behavioral Model of the Gate Parasitic Resistance / Chimento, F.; Musumeci, S.; Raciti, A.; Sannino, S.; Magri, A.; Melito, M.; Zara, F.. - ELETTRONICO. - (2007), pp. 350-357. (Intervento presentato al convegno IEEE Industry Applications Society Annual Meeting (IAS) tenutosi a New Orleans, LA, USA nel 23-27 September 2007) [10.1109/07IAS.2007.48].

Robustness Evaluation of MOSFETs by Equivalent Cell Behavioral Model of the Gate Parasitic Resistance

S. Musumeci;
2007

Abstract

The main purpose of this work has been to carry out a complete analysis by simulation of the behavior of low- voltage power MOSFETs accounting for the effect of the gate parasitic-RC distribution. The use of a low-gate mesh resistance has been analyzed as an overall alternative to more traditional materials. Moreover, a design using mixed materials (poly-silicon material and low resistivity one) has been also investigated. The contribution of the gate metal resistivity has been accounted for with modeling and simulations. This study is devoted to the decrease of the switching speed, thus allows obtaining advantageous performances in terms of power losses. Moreover good results are shown that can be achieved in terms of robustness due to a more uniform switching within the device structure. The analysis has been realized building a complete model of the device for behavioral circuit simulators based on a preliminary discretization into elementary cells of the geometry. The results can be exploited to improve the device design especially from the point of view of a continuous scaling process. The increase of the switching speed allows managing both higher powers and operative frequency as it is required by new converters and more demanding applications. Seven different layouts are investigated.
2007
978-1-4244-1260-0
File in questo prodotto:
File Dimensione Formato  
Robustness_Evaluation_of_MOSFETs_by_Equivalent_Cell_Behavioral_Model_of_the_Gate_Parasitic_Resistance.pdf

non disponibili

Tipologia: 2a Post-print versione editoriale / Version of Record
Licenza: Non Pubblico - Accesso privato/ristretto
Dimensione 382.92 kB
Formato Adobe PDF
382.92 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2980073