Multi-stage software router architectures permit to overcome several limitations inherent to single stage software routers. One of the key elements of the multi-stage architecture under study are the load balancers, which are used to distribute the load among back-end routers. However, using a PC (Personal Computer) as a load balancer could create a performance bottleneck in the overall architecture. Since the operations performed by the load balancer are simple, we explore the possibility of an hardware-based implementation of load balancing functionality with the goal of improving its performance. In this paper, we describe the architecture of an FPGA-based load balancer and we present some performance results of its prototype implementation.
NetFPGA-based load balancer for a multi-stage router architecture / Atalla, Shadi; Bianco, Andrea; Birke, ROBERT RENE' MARIA; Giraudo, Luca. - (2014), pp. 1-6. (Intervento presentato al convegno 2014 World Congress on Computer Applications and Information Systems, WCCAIS 2014 tenutosi a Hammamet, Tunisia nel 2014) [10.1109/WCCAIS.2014.6916593].
NetFPGA-based load balancer for a multi-stage router architecture
ATALLA, SHADI;BIANCO, ANDREA;BIRKE, ROBERT RENE' MARIA;GIRAUDO, LUCA
2014
Abstract
Multi-stage software router architectures permit to overcome several limitations inherent to single stage software routers. One of the key elements of the multi-stage architecture under study are the load balancers, which are used to distribute the load among back-end routers. However, using a PC (Personal Computer) as a load balancer could create a performance bottleneck in the overall architecture. Since the operations performed by the load balancer are simple, we explore the possibility of an hardware-based implementation of load balancing functionality with the goal of improving its performance. In this paper, we describe the architecture of an FPGA-based load balancer and we present some performance results of its prototype implementation.Pubblicazioni consigliate
I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.
https://hdl.handle.net/11583/2645065
Attenzione
Attenzione! I dati visualizzati non sono stati sottoposti a validazione da parte dell'ateneo