The architecture of a 64-channel ASIC for the readout of Silicon Photomultipliers in space experiments is described. Each channel embeds a front-end amplifier with a common gate13 topology followed by a 256 cells analogue memory with a sampling frequency of 200 MHz. A14 single memory cell includes a storage capacitor, a single-slope Analog-to-Digital Converter (ADC)15 with programmable resolution between 8 and 12 bits and the digital control logic. To save power, the A/D conversion is carried-out only when a trigger signal is received. The trigger can either be generated inside the ASIC or provided by an external source.The analogue samples are digitized in parallel, thus reducing the conversion dead time. The memory cells can be arranged in a single array. or they can be grouped in shorter slots of 32 or 64 cells that work in a multi-buffer configuration.20 The channels can work independently or they can be synchronised to acquire the same time-frame21 in the full chip. The target power consumption is 5 mW/channel. The ASIC is being designed in a22 65-nm CMOS technology. A digital-on-top flow is applied for the integration and final validation23 of the chip. The tape-out is scheduled in the first quarter of 2023

A 64-channel waveform sampling ASIC for SiPM in space-born applications / Tedesco, Silvia; Di Salvo, Andrea; Rivetti, Angelo; Bertaina, Mario. - In: JOURNAL OF INSTRUMENTATION. - ISSN 1748-0221. - ELETTRONICO. - 18:(2023). [10.1088/1748-0221/18/02/C02022]

A 64-channel waveform sampling ASIC for SiPM in space-born applications

Tedesco,Silvia;Di Salvo,Andrea;
2023

Abstract

The architecture of a 64-channel ASIC for the readout of Silicon Photomultipliers in space experiments is described. Each channel embeds a front-end amplifier with a common gate13 topology followed by a 256 cells analogue memory with a sampling frequency of 200 MHz. A14 single memory cell includes a storage capacitor, a single-slope Analog-to-Digital Converter (ADC)15 with programmable resolution between 8 and 12 bits and the digital control logic. To save power, the A/D conversion is carried-out only when a trigger signal is received. The trigger can either be generated inside the ASIC or provided by an external source.The analogue samples are digitized in parallel, thus reducing the conversion dead time. The memory cells can be arranged in a single array. or they can be grouped in shorter slots of 32 or 64 cells that work in a multi-buffer configuration.20 The channels can work independently or they can be synchronised to acquire the same time-frame21 in the full chip. The target power consumption is 5 mW/channel. The ASIC is being designed in a22 65-nm CMOS technology. A digital-on-top flow is applied for the integration and final validation23 of the chip. The tape-out is scheduled in the first quarter of 2023
File in questo prodotto:
File Dimensione Formato  
JINST_149P_1022.pdf

Open Access dal 29/02/2024

Tipologia: 2. Post-print / Author's Accepted Manuscript
Licenza: Creative commons
Dimensione 2.35 MB
Formato Adobe PDF
2.35 MB Adobe PDF Visualizza/Apri
Tedesco-A64-channel.pdf

accesso riservato

Tipologia: 2a Post-print versione editoriale / Version of Record
Licenza: Non Pubblico - Accesso privato/ristretto
Dimensione 774.23 kB
Formato Adobe PDF
774.23 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11583/2974496