In order to deploy successfully commercially-off-the- shelf SRAM-based FPGA devices in safety- or mission-critical ap- plications, designers need to adopt suitable hardening techniques, as well as methods for validating the correctness of the obtained designs, as far as the system’s dependability is concerned. In this paper we describe a new analytical approach to estimate the de- pendability of TMR designs implemented on SRAM-based FPGAs that, by exploiting a detailed knowledge of FPGAs architectures and configuration memory, is able to predict the effects of single event upsets with the same accuracy of fault injection but at a frac- tion of the fault-injection’s execution time.
|Titolo:||A New Analytical Approach to Estimate the Effects of SEUs in TMR Architectures Implemented Through SRAM-based FPGAs|
|Data di pubblicazione:||2005|
|Digital Object Identifier (DOI):||10.1109/TNS.2005.860745|
|Appare nelle tipologie:||1.1 Articolo in rivista|