This work presents the design and the test results of an analog decoder for the 40-bit block length, rate 1/3, Turbo Code defined in the UMTS standard. The prototype is fully integrated in a three-metal double-poly 0.35-μm CMOS technology, and includes an I/O interface that maximizes the decoder throughput. After the successful implementation of proof-of-concept analog iterative decoders by different research groups in both bipolar and CMOS technologies, this is the first reported prototype of an analog decoder for a realistic error-correcting code. The decoder was successfully tested at the maximum data rate defined in the standard (2 Mb/s), with an overall power consumption of 10.3 mW at 3.3 V, going down to 7.6 mW with the decoder core operated at 2 V, and an extremely low energy per decoded bit and trellis state (0.85 nJ for the decoder core alone).
|Titolo:||A 0.35-μm CMOS analog turbo decoder for the 40-bit rate 1/3 UMTS channel code|
|Data di pubblicazione:||2005|
|Digital Object Identifier (DOI):||10.1109/JSSC.2005.843628|
|Appare nelle tipologie:||1.1 Articolo in rivista|
File in questo prodotto:
|A 0.35-μm CMOS analog turbo decoder for the 40-bit rate 13 UMTS channel code.pdf||2. Post-print||Non Pubblico - Accesso privato/ristretto||Administrator Richiedi una copia|