## POLITECNICO DI TORINO Repository ISTITUZIONALE

### Small-Signal Model of a Boost Converter Exploiting ZVS at the High-Side MOSFET

Original

Small-Signal Model of a Boost Converter Exploiting ZVS at the High-Side MOSFET / Gabriele, F.; Pareschi, F.; Setti, G.; Rovatti, R.; Calderoni, G.; Lena, D.; Borghi, M. R. - ELETTRONICO. - (2024), pp. 1352-1356. (Intervento presentato al convegno 67th IEEE International Midwest Symposium on Circuits and Systems, MWSCAS 2024 tenutosi a SpringField, MA (USA) nel August 11th – 14th 2024) [10.1109/MWSCAS60917.2024.10658716].

Availability: This version is available at: 11583/2993121 since: 2024-10-07T12:26:56Z

Publisher: IEEE

Published DOI:10.1109/MWSCAS60917.2024.10658716

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright IEEE postprint/Author's Accepted Manuscript

©2024 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works.

(Article begins on next page)

This is the author's version of the article that has been presented at IEEE MWSCAS2024 The editorial version of the paper is available at http://dx.doi.org/10.1109/MWSCAS60917.2024.10658716

# Small-Signal Model of a Boost Converter Exploiting ZVS at the High-Side MOSFET

Francesco Gabriele\*, Fabio Pareschi<sup>\*,‡</sup>, Gianluca Setti<sup>¶,‡</sup>, Riccardo Rovatti<sup>†,‡</sup>, Giuseppe Calderoni<sup>§</sup>,

Davide Lena<sup>§</sup>, and Maria Rosa Borghi <sup>§</sup>

\* DET – Politecnico of Torino, corso Duca degli Abruzzi 24, 10129 Torino, Italy.

email:{francesco.gabriele, fabio.pareschi}@polito.it

¶ CEMSE, King Abdullah University of Science and Technology (KAUST), Saudi Arabia. email: gianluca.setti@kaust.edu.sa

<sup>†</sup> DEI – University of Bologna, viale Risorgimento 2, 40136 Bologna, Italy. email: riccardo.rovatti@unibo.it

<sup>‡</sup> ARCES – University of Bologna, via Toffano 2/2, 40125 Bologna, Italy.

§ STMicroelectronics s.r.l. - Italy. email:{giuseppe.calderoni, davide.lena, maria-rosa.borghi}@st.com

Abstract—In this paper, a small-signal model for a synchronous Pulse-Width Modulated (PWM) Boost converter operating in Continuous Conduction Mode (CCM) embedding a Zero Voltage Switching (ZVS) network for the high side power MOSFET is proposed. The exposed analysis aims at extending the field of equivalent circuit models for DC/DC power converters, presenting a fully characterization of the dynamical alteration of the Boost converter traditional small-signal model when the ZVS network is introduced. The enhanced small-signal model results in a convenient tool exploitable since from the beginning of the compensation network design phase, as it permits to capture the main open-loop converter transfer function alteration, i.e., the control-to-output, line-to-output and output impedance transfer functions. The validity of the provided small-signal model is demonstrated through a set of SIMPLIS circuital simulations.

#### I. INTRODUCTION

In the realm of power electronics, the quest for higher efficiency and enhanced reliability is one of the paramount concerns in the development of DC/DC power converters. Augmenting the power density and improving the system dynamic performances is indeed feasible by increasing the operating switching frequency. Nevertheless, this leads switching losses to emerge as a predominant factor in the computation of the overall converter power losses.

In this context the soft-switching approach, generally achieved by means of Zero Voltage Switching (ZVS) techniques, is useful to mitigate switching losses of PWM converters, besides minimizing the stress on semiconductor devices during switching transitions and reducing the generated highfrequency electromagnetic interference [1], [2]. ZVS is typically achieved in PWM converters through Quasi-Resonant, Zero-Voltage-Transition or Quasi-Square-Wave (QSW) architectures [3], [4]. Recent QSW converter architectures [5], [6] employ an additional control networks to turn the main device on with zero voltage across it, resulting in a greater improved efficiency. In this paper, we consider a standard architecture given by a Boost converter with a ZVS network for the High-Side (HS) power MOSFET, whose schematic is depicted in Fig. 1(a). A Zero Crossing Detection (ZCD) comparator is introduced to monitor the switching node SW and detect the optimum time instant to turn the HS on. This results in the efficiency improvement shown in the example of Fig. 2, where it is clearly inferrable how a Boost converter with an hard-switched HS MOSFET proves to be less efficient, especially at light-load working conditions.

Focusing on the key converter waveforms in Fig. 1(b), the ZVS network operation is significant during the dead-time interval  $T_d$ , which begin as soon as the Low Side (LS) MOSFET M<sup>LS</sup> is turned-off. Throughout this time interval, the parasitic capacitance C<sub>MOS</sub> on the SW node is being charged by the peak current  $I_{\rm pk}$  flowing into the filter inductance L. Note that, typically, the C<sub>MOS</sub> exhibits a strongly non-linear behaviour, making the theoretical evaluation of the system evolution in time during  $T_d$  non-trivial at all. However, it is indeed possible by means of measurements or transient simulations to identify the value of an equivalent linear capacitance that, replaced to the simplified schematic of Fig. 1(a), ensures a behaviour very similar to that of the real circuit. In the following, we implicitly assume this, and consider a linear C<sub>MOS</sub> capacitance.

Therefore, assuming  $I_{\rm pk}$  is almost constant during  $T_d$ , the voltage node  $V_{\rm SW}$  increases linearly. The ZCD circuit sets the switching time instant when the drain-to-source voltage of the HS MOSFET  $M^{\rm HS}$  is close to zero. This technique further prevents the body diode  $D_{\rm B}^{\rm HS}$  from starting to conduct the inductor current, and it hence results in an optimum switching-on point for the  $M^{\rm HS}$ . Indeed, turning prematurely the  $M^{\rm HS}$  on during the  $V_{\rm SW}$  is not favourable since it results to be hard-switched, while bringing the  $D_{\rm B}^{\rm HS}$  into conduction results in higher power dissipation due to the diode conduction and reverse recovery losses.

However, it is noteworthy that soft-switching techniques have a considerable effect on the power converter dynamics [7]–[11]. This necessitates an expansion of traditional smallsignal models developed for PWM converters, which is pivotal in the controller design phase aimed at obtaining the desired system performances. Therefore, the objective of this paper is to extend the modeling approach proposed in [11] to the Boost in Fig. 1(a). As shown in our previous work, if the ZVS network is applied to the LS MOSFET in a synchronous



Fig. 1. (a) Schematic of a voltage-mode Boost converter with ZVS control on the HS. (b) A set of waveforms highlighting the action of the proposed ZVS control network on the HS power MOSFET of a synchronous Boost converter.



Fig. 2. Efficiency estimation of the Boost converter in Fig. 1(a) with the analysed ZVS network in CCM. The results are derived via the efficiency calculator tool available in SIMPLIS with the set of circuital component values reported in Table I.

Buck converter operating in CCM the overall system dynamics is impacted. The same phenomena can be specularly observed in a synchronous Boost converter when the same ZVS network acts on the HS MOSFET, and it is mathematically described in this work. Furthermore, an equivalent small-signal circuit model is presented. It allows to compute the main open-loop small-signal transfer functions, i.e., control-to-output, line-tooutput and output impedance.

The paper is organized as follows. An in-depth analysis of the Boost converter in Fig. 1(a) is reported in Section II. The enhanced small-signal model is derived in Section III and it is validated through SIMPLIS simulations in Section IV. Finally, we draw the conclusion.

## II. THE BOOST CONVERTER AND THE ZVS NETWORK ON THE HS MOSFET

The synchronous Boost converter embedding the proposed ZVS network shown in Fig. 1(a) comprises a power stage and a sawtooth-based PWM modulator.

The power stage includes an half-bridge, an inductance L and the output capacitor  $\mathrm{C}_{\mathrm{out}},$  with the respective equivalent series resistances  $\mathrm{ESR}_\mathrm{L}$  an  $\mathrm{ESR}_\mathrm{C_{out}}$ . The input voltage  $V_\mathrm{in}$  is placed at the converter input port while a resistive load  $R_L$  is connected at the convert output port. The half-bridge power MOSFETs  $M^{\rm HS,LS}$  are modelled as the parallel combination of a body diode  $D_{\rm B}^{\rm LS,HS}$  and a conduction resistance  $R_{\rm on}^{\rm HS,LS}$ with a switch  $SW^{\rm HS,LS}$  in series, and the overall parasitic capacitive effect on the switching node SW is represented by a capacitance  $\mathrm{C}_{\mathrm{MOS}}$  on the SW node. They are driven by the control signals  $c_{\rm DRV}^{\rm LS}$  and  $c_{\rm DRV}^{\rm HS}$ , respectively. The former is directly derived from a traditional sawtooth-based PWM modulator logic signal  $c_{\rm PWM}^{\rm LS}$ , while the latter results from the logic combination of the signals  $c_{\text{PWM}}^{\text{HS}}$  AND  $c_{\text{ZCD}}^{\text{HS}}$ . Similarly to what is reported in [11], and without loss of generality, we will assume from now on that the amplitude  $V_{pk}$  of the sawtooth waveform exploited from the PWM modulator is inversely proportional to the nominal input voltage value  $V_{\rm IN}$ through a  $k_{\rm FF}$  coefficient, i.e.,  $V_{\rm pk} = k_{\rm FF}/V_{\rm IN}$ . This permits to statically compensate the  $V_{\rm IN}$  variation within a certain range. The ZCD comparator asserts the signal  $c_{\text{ZCD}}^{\text{HS}}$  at an appropriate time instant, implementing a break-before-make mechanism during  $T_d$ .

The converter output voltage is always regulated by the introduction of a controller, which is designed starting from a well-characterized system description in terms its inputsoutputs relationship. For a PWM DC/DC converter, this description is typically achieved through small-signal averaged models. These permits to capture the slow-scale dynamic of the system by replacing the switching network with a linear time-invariant model, which permits to make use of the well consolidated circuit analysis techniques. The traditional averaged small-signal model for a Boost converter operating in CCM is reported in Fig. 3(a), whose parameter expressions are grouped in Table III. From here on, the symbol  $\hat{\cdot}$  denotes the small-signal perturbation, while the steady-state contribution is reported in capital letters. The switching network of the original circuit is replaced by an ideal transformer having a turn-ratio M(D), where D is the converter steady-state duty-cycle, together with two controlled current and voltage sources, respectively j(s),  $e_s(s)$  and the equivalent averaged effect of the MOSFET conduction resistances  $R_{eq}$ . Moreover, an equivalent inductance  $L_e$  is defined. The system inputs are the duty cycle perturbation  $d_0$ , the input voltage perturbation  $\hat{v}_{in}$  and the load perturbation  $\hat{i}_o$ . The PWM modulator smallsignal model relates the signal  $d_0$  with the control voltage perturbation  $\hat{v}_c$ . It is represented from the transfer function  $H_{\rm PWM}(s) = d_0/\hat{v}_c = 1/V_{\rm pk}$  [12]. Starting from the circuit schematic in Fig. 3(a) it is possible to straightforwardly derive the main open-loop transfer function by circuital inspection, as summarized in Table II.

The validation of a small-signal model in the frequency domain is carried out through SIMPLIS. Indeed, it is possible to find a Periodic Operating Point (by means of a POP analysis) of the switching system under analysis and make possible to perform an AC analysis. From the traditional smallsignal model it is also possible to compute the main openloop transfer functions, which are grouped in Table II. A direct comparison between the SIMPLIS simulation results and the transfer functions plotted in the frequency domain (i.e., imposing  $s = j\omega$ ) is provided in Fig. 4. As inferable from the comparison, the proposed model does not allow to accurately capture the real circuit dynamics. Similarly to what has been reported in [11], the presence of a damping-effect can be observed in all the main transfer functions, confirming the inaccuracy of the traditional small-signal model and the need of an enhanced small-signal model.

#### III. THE ENHANCED SMALL-SIGNAL MODEL

The enhanced small-signal model must contemplate the ZVS loop behaviour impact on the circuit dynamics, preserving the compactness of the traditional counterpart. This is achievable starting from the converter cyclostationary operating point depicted in Fig. 1(b), particularly focusing on its operation during the  $T_d$ . This additional state introduced by the presence of the ZVS control loop has the equivalent effect of altering the effective duty-ratio imposed on the converter. This can be intuitively explained just evaluating the pure DC component of the switching node converter waveform  $V_{SW}(t)$ : as long as the HS MOSFET is hard-switched, it is possible to evaluate the steady-state duty-ratio directly from the steadystate on-time value as  $D = T_{ON,0}/T_{SW}$ . However, this is no longer true when the ZVS mechanism is introduced (i.e.,  $T_d \neq 0$ ) and from an intuitive standpoint, the greater the  $T_d$ is, the largest the impact it has on the converter dynamic.

As shown by the blue dashed-curve in Fig. 1(b), an equivalent ON-time can be defined reshaping the  $V_{\rm SW}(t)$ . This leads to  $T_{\rm on,eq} = T_{\rm on,0} + T_d/2$  and it reflects on the duty cycle as:

$$d = \frac{T_{\rm on,eq}}{T_{\rm SW}} = \frac{T_{\rm on,0} + T_d/2}{T_{\rm SW}},$$
 (1)



Fig. 3. Small-signal circuit models of a Boost converter power stage operating in CCM and the sawtooth-based PWM modulator. (a): without ZVS; and (b): with ZVS.

where  $T_{\text{on},0}$  is the externally imposed on-time by the PWM modulator, while

$$T_d = C_{\rm MOS} \frac{V_{\rm out}}{I_{\rm pk}}.$$
 (2)

The peak-inductor current  $I_{pk}$  can be estimated through the small-ripple approximation [12] as

$$I_{\rm pk} = I_l + \frac{V_{\rm in}}{L} T_{\rm on,0},$$
 (3)

where  $I_l$  denotes the average inductor current. Substituting (3) and (2) in (1), the overall steady-state and small-signal dutyratio expressions can be derived. This is done by replacing each quantity with a steady-state term plus a small-signal contribution, i.e.,

$$d = \hat{d} + D \qquad I_l = I_L + \hat{i}_l \qquad V_{\rm in} = \hat{v}_{\rm in} + V_{\rm IN} T_{\rm on,0} = T_{\rm ON,0} + \hat{t}_{\rm on,0}, \qquad (4)$$

and subsequently linearizing the obtained expression. As a final result, we get

$$\hat{d} = a_0 \hat{d}_0 + a_1 \hat{v}_{in} + a_2 \hat{i}_l 
D = \frac{T_{ON,0}}{T_{SW}} + \frac{C_{MOS} V_{OUT}}{I_{PK}} \frac{1}{2T_{SW}},$$
(5)

 TABLE I

 BOOST CONVERTER COMPONENT VALUES - SIMPLIS SIMULATIONS





Fig. 4. Comparison between SIMPLIS simulation results and the traditional/enhanced small-signal models of the main transfer functions for different  $V_{in}$  values and the parameter values grouped in Table I. The proposed enhanced small-signal model has been validated up to  $f_{SW}/2$  only for practical purposes. (a) Control-to-output transfer function  $H_{vd}^{(ZVS)}(s)$ . (b) Line-to-output transfer function  $H_{vg}^{(ZVS)}(s)$ . (c) Output Impedance  $Z_{out}^{(ZVS)}(s)$ .

TABLE II TRADITIONAL SMALL-SIGNAL CIRCUIT MODEL MAIN OPEN-LOOP TRANSFER FUNCTIONS.  $Z_1(s)$  and  $Z_2(s)$  are shown in Fig. 3(A)

| $H_{\rm PWM}(s) = \frac{\hat{v}_c}{\hat{d}_0}(s)[\mathbf{V}^{-1}]$    | $H_{\rm vd}(s) = \frac{\hat{v}_o}{\hat{d}_0}(s)$ [V] | $H_{\rm vg}(s) = \frac{\hat{v}_o}{\hat{v}_{\rm in}}(s)$ | $Z_{\text{out}}(s) = \frac{\hat{v}_o}{\hat{i}_o}(s) \ [\Omega]$ |
|-----------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------|
| $\frac{1}{V_{\mathrm{pk}}} = \frac{V_{\mathrm{IN}}}{k_{\mathrm{FF}}}$ | $\frac{e_s(s)M(D)Z_2(s)}{Z_1(s)+Z_2(s)}$             | $\frac{M(D)Z_2(s)}{Z_1(s)+Z_2(s)}$                      | $Z_1(s)  Z_2(s) $                                               |

TABLE III SMALL-SIGNAL CIRCUIT MODEL PARAMETER VALUES

| $L_e$                                                                                                                                                                                                                                                | $\mathrm{ESR}_{L_e}$           | $R_{\rm eq}$ [ $\Omega$ ]                                       | $e_s(s) [V^{-1}]$                                      | $j(s) [A^{-1}]$                   | M(D)              |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------|--------------------------------------------------------|-----------------------------------|-------------------|--|
| $\frac{L}{(1-D)^2}$                                                                                                                                                                                                                                  | $\frac{\text{ESR}_L}{(1-D)^2}$ | $\frac{R_{\rm ON}^{\rm HS}D+R_{\rm ON}^{\rm LS}(1-D)}{(1-D)^2}$ | $V_{\text{OUT}}\left(1 - \frac{sL}{R_L(1-D)^2}\right)$ | $\frac{V_{\rm OUT}}{R_L (1-D)^2}$ | $\frac{1}{(1-D)}$ |  |
|                                                                                                                                                                                                                                                      | $a_0$                          | $a_1$                                                           | [V <sup>-1</sup> ]                                     | $a_2  [\mathrm{A}^{-1}]$          |                   |  |
| $1 - \frac{C_{\text{MOS}}V_{\text{OUT}}V_{\text{IN}}}{4I_{\text{PK}}^2L} - \frac{C_{\text{MOS}}V_{\text{OUT}}T_{\text{ON},0}}{4I_{\text{PK}}^2LT_{\text{SW}}} - \frac{1}{(1-D)^2}\frac{C_{\text{MOS}}V_{\text{OUT}}}{2T_{\text{SW}}I_{\text{PK}}^2}$ |                                |                                                                 |                                                        |                                   |                   |  |

where the parameters expressions  $a_0$ ,  $a_1$  and  $a_2$  are detailed in Table III.

The extended Boost converter small-signal circuit model is shown in Fig. 3(b). Similarly to what has been achieved in [11], the presence of the ZVS network generates: *i*) an  $\hat{i}_L$ feedback-loop, due to the non-zero  $a_2$  coefficient; *ii*) a  $\hat{v}_{in}$ feed-forward path, due to the non-zero  $a_1$  coefficient; *iii*) a gain-modulation of the control-to-duty signal path, due to the non-unitary  $a_0$  coefficient. These additional terms can be easily appended to the traditional small-signal model without affecting its compactness and maneuverability.

#### IV. MODEL VALIDATION

The open-loop small-signal model is validated through a direct comparison with SIMPLIS simulation results. The exploited components values are summarized into Table I, and the previously exploited set of  $V_{\rm IN}$  values is considered for the validation process.

#### A. Control-to-Output Transfer Function:

The control-to-output transfer function is derived by applying a perturbation  $\hat{v}_c$  and measuring the output voltage response  $\hat{v}_o$ . This can be derived from Fig. 3(b) as

$$H_{\rm vd}^{\rm ZVS}(s) = \frac{\hat{v}_o}{\hat{d}_0} = \frac{a_0 e_s(s) M(D) Z_2(s)}{Z_1(s) + Z_2(s) - a_2 e_s(s) M(D)}.$$
 (6)

The overall control-to-output transfer function is achieved as  $H_{\rm PWM}(s)H_{\rm vd}^{\rm ZVS}(s)$  and it is plotted in Fig. 4(a). The model captures the introduced damping-effect, which is due to the added current-feedback loop or, equivalently, to a lossless resistance at the converter output-port with value  $-a_2e_s(s)M(D)$ . Additionally, the  $\hat{v}_c$  amplitude is also altered by the presence of the  $a_0$  coefficient, which appears in series on the signal propagation path.

#### *B. Line-to-Output:*

The line-to-output transfer function is derived by applying a perturbation  $\hat{v}_{in}$  and measuring the output voltage response  $\hat{v}_o$ . From the small-signal model in Fig. 3(b) it is hence possible to compute it as This is the author's version of the article that has been presented at IEEE MWSCAS2024 The editorial version of the paper is available at http://dx.doi.org/10.1109/MWSCAS60917.2024.10658716

$$H_{\rm vg}^{\rm ZVS}(s) = \frac{\hat{v}_o}{\hat{v}_{\rm in}} = \frac{(1 + a_1 e_s(s))M(D)Z_2(s)}{Z_1(s) + Z_2(s) - a_2 e_s(s)M(D)}.$$
 (7)

Even then, the presence of a damping-effect due to the  $a_2$  coefficient is evident. The  $a_1$  coefficient further establishes an input voltage feed-forwarding term which alters the converter audiosusceptibility. The derived transfer function is plotted together with the SIMPLIS simulation results in Fig. 4(b).

#### C. Output Impedance:

The output-impedance transfer function is derived by applying a load perturbation  $\hat{i}_o$  and measuring the output voltage response  $\hat{v}_o$ . From Fig. 3(b), it is possible to compute

$$Z_{\text{out}}^{\text{ZVS}}(s) = \frac{\hat{v}_o}{\hat{i}_o} = Z_1(s) ||Z_2(s)|| (-a_2 e_s(s) M(D)).$$
(8)

The open-loop output impedance is impacted by the introduction of a small signal resistance in the converter output port only. A comparison among the derived transfer function and the SIMPLIS simulation results is reported in Fig. 4(c).

#### V. CONCLUSION

An enhanced small-signal model for a synchronous Boost converter featuring ZVS at the HS MOSFET has been proposed. The model permits to accurately capture the dynamic impact due to the presence of the introduced ZVS network and it is suitable for controller design purposes. The validity of the model has been verified through SIMPLIS simulation results, which further confirmed the correctness of the modeling process.

#### References

- G. Hua and F. Lee, "Soft-switching techniques in PWM converters," *IEEE Transactions on Industrial Electronics*, vol. 42, no. 6, pp. 595– 603, Dec. 1995. doi: 10.1109/41.475500
- [2] H. Chung, S. Hui, and K. Tse, "Reduction of power converter EMI emission using soft-switching technique," *IEEE Transactions on Electromagnetic Compatibility*, vol. 40, no. 3, pp. 282–287, 1998. doi: 10.1109/15.709428
- [3] S. Sharifi, M. Jabbari, and H. Farzanehfard, "A new family of single-switch ZVS resonant converters," *IEEE Transactions on Industrial Electronics*, vol. 64, no. 6, pp. 4539–4548, 2017. doi: 10.1109/TIE.2017.2674632
- [4] H. Bodur and A. Bakan, "A new ZVT-ZCT-PWM DC-DC converter," *IEEE Transactions on Power Electronics*, vol. 19, no. 3, pp. 676–684, 2004. doi: 10.1109/TPEL.2004.826490
- [5] B. Majmunović, B. McDonald, S.-Y. Yu, and J. Strydom, "90°-Valley unified controller for zero-voltage-switching quasi-square-wave (ZVS-QSW) boost converter," *IEEE Transactions on Power Electronics*, pp. 1–10, 2024. doi: 10.1109/TPEL.2024.3378168
- [6] J. Yu, L. Zhou, R. Shen, Z. Shi, and A. Niu, "Research on the optimal control timing of ZVS-QSW," *IEEE access : practical innovations*, *open solutions*, vol. 12, pp. 33769–33778, 2024. doi: 10.1109/AC-CESS.2024.3368805
- [7] J. Costa and M. Silva, "Small-signal models of quasi-resonant converters," in *ISIE '97 proceeding of the IEEE international symposium on industrial electronics*, vol. 2, 1997, pp. 258–262 vol.2. doi: 10.1109/ISIE.1997.648946
- [8] J. Costa and M. Silva, "Small-signal models and dynamic performance of quasi-square-wave ZVS converters with voltage-mode and currentmode control," in 38th midwest symposium on circuits and systems. Proceedings, vol. 2, 1995, pp. 1183–1188 vol.2. doi: 10.1109/MWS-CAS.1995.510306

- [9] A. Witulski, "Comparison of buck converter small signal dynamics for pulse-width modulated and quasi-resonant switches," in *Fifth annual* proceedings on applied power electronics conference and exposition, 1990, pp. 195–204. doi: 10.1109/APEC.1990.66412
- [10] F.-S. Tsai, "Small-signal and transient analysis of a zero-voltageswitched, phase-controlled PWM converter using averaged switch model," *IEEE Transactions on Industry Applications*, vol. 29, no. 3, pp. 493–499, 1993. doi: 10.1109/28.222417
- [11] F. Gabriele, F. Pareschi, G. Setti, R. Rovatti, D. Lena, and M. R. Borghi, "Small-signal circuit model for synchronous buck DC/DC converter featuring ZVS at low-side," in 2023 IEEE international symposium on circuits and systems (ISCAS), 2023, pp. 1–5. doi: 10.1109/IS-CAS46773.2023.10182213
- [12] R. W. Erickson and D. Maksimovic, *Fundamentals of power electronics*, 2nd ed. Springer, 2001.