## POLITECNICO DI TORINO Repository ISTITUZIONALE

Analysis, Design and Experimental Assessment of a High Power Density Ceramic DC-Link Capacitor for a 800 V 550 kVA Electric Vehicle Drive Inverter

Original

Analysis, Design and Experimental Assessment of a High Power Density Ceramic DC-Link Capacitor for a 800 V 550 kVA Electric Vehicle Drive Inverter / Cittanti, Davide; Stella, Fausto; Vico, Enrico; Liu, Chaohui; Shen, Jinliang; Xiu, Guidong; Bojoi, Radu. - In: IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS. - ISSN 0093-9994. - ELETTRONICO. - 59:6(2023), pp. 7078-7091. [10.1109/TIA.2023.3307101]

Availability:

This version is available at: 11583/2981543 since: 2023-09-03T09:52:18Z

Publisher:

IEEE

Published

DOI:10.1109/TIA.2023.3307101

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright

IEEE postprint/Author's Accepted Manuscript

©2023 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works.

(Article begins on next page)

# Analysis, Design and Experimental Assessment of a High Power Density Ceramic DC-Link Capacitor for a 800 V 550 kVA Electric Vehicle Drive Inverter

Davide Cittanti<sup>®</sup>, *Member, IEEE*, Fausto Stella<sup>®</sup>, *Member, IEEE*, Enrico Vico<sup>®</sup> *Student Member, IEEE*, Chaohui Liu, Jinliang Shen, Guidong Xiu, and Radu Bojoi<sup>®</sup>, *Fellow, IEEE* 

Abstract—The drive inverter is a crucial component of an electric vehicle (EV) powertrain, being responsible for the DC/AC power conversion between the battery and the electric motor. The increasing demand for lower weight and higher conversion efficiency is opening new challenges, encouraging the adoption of new technologies (e.g., wide bandgap semiconductor devices). In particular, the DC-link capacitor typically represents the bulkiest inverter component, posing a strict limitation to the achievable converter power density and thus being subject to great pressure for improvement. In this context, novel ceramic capacitor technologies (e.g., PLZT) promise superior performance with respect to well established film-based solutions, featuring both higher specific capacitance and higher RMS current capability. Therefore, this paper focuses on the analysis, sizing, design and experimental assessment of a PLZT-based ceramic DC-link capacitor for next-generation EV drive inverters, including a comparative assessment with a state-of-the-art film-based solution. In particular, in view of the non-linear behavior of the PLZT capacitance value with respect to the DC-bias voltage and the amplitude of the excitation, a novel correlation between the effective large-signal capacitance and the peak-to-peak voltage ripple is derived experimentally, providing useful information for the DC-link capacitor sizing (i.e., not available from the capacitor manufacturer). For verification purposes, a full-scale DC-link capacitor prototype for a SiC MOSFET 800 V, 550 kVA, 20 kHz drive inverter is realized, demonstrating superior power density (i.e.,  $\approx$  two thirds smaller and  $\approx$  one third lighter than a corresponding film-based solution). Finally, the inverter prototype is also exploited to validate experimentally the proposed DC-link peak-to-peak voltage ripple estimation procedure, based on the newly obtained large-signal capacitance characterization.

Index Terms—three-phase inverter; DC-link capacitor; ceramic capacitors; film capacitors; electric vehicles (EVs)

#### I. INTRODUCTION

During the last decade, as a result of government policies, technological development and consumer demand, electric vehicles (EVs) have rapidly become more and more attractive with respect to traditional internal combustion engine (ICE) vehicles. At present, the automotive industry is increasingly demanding lighter and more efficient EV powertrains, leading to considerable technological challenges [1].

D. Cittanti, F. Stella, E. Vico and R.Bojoi are with the Dipartimento Energia "G. Ferraris", Politecnico di Torino, Torino, 10129 Italy (e-mail: davide.cittanti@polito.it, fausto.stella@polito.it, enrico.vico@polito.it, radu.bojoi@polito.it)

C. Liu, J. Shen and G. Xiu are with the National New Energy Vehicle Technology Innovation Center (NEVC), Beijing, 102676 China (e-mail: liuchao-hui@nevc.com.cn, shenjinliang@nevc.com.cn, xiuguidong@nevc.com.cn)

Manuscript received Month Day, Year; revised Month Day, Year.



DC-Link Capacitor

Fig. 1. Schematic overview of an electric vehicle (EV) powertrain, including the battery, the DC-link capacitor, the drive inverter and the electric motor.

An EV powertrain normally consists of a battery system, a traction inverter and an electric motor, as shown in Fig. 1. Being responsible for the full DC/AC power conversion between the battery and the electrical machine, the traction inverter is a crucial component and is thus subject to great pressure for improvement [1]–[3]. The main requirements of an automotive-grade inverter can be summarized in high power density (both volumetric and gravimetric), high conversion efficiency over a wide load range [4], high voltage operation (due to the ongoing shift to 800 V battery architectures [5], [6]), high temperature capability, and high switching frequency (to provide sufficient control margin and reduce PWM-induced losses in high-speed, low-inductance machines with several pole pairs typically adopted in automotive [7]–[9]).

While all mentioned requirements are progressively being addressed with the increasing adoption of modern wide bandgap (WBG) semiconductor devices, such as silicon carbide (SiC) MOSFETs and gallium nitride (GaN) HEMTs [10]–[12], and the adoption of multi-level inverter architectures [5], [12], [13], the achievable volumetric/gravimetric power density of modern EV drive inverters is still hindered by the DC-link capacitor. In fact, the sizing of state-of-the-art film-based DC-link capacitors is mostly unaffected by the higher switching frequencies enabled by WBG devices, as the limiting design criterion is typically the RMS current stress (i.e., unaffected by the switching frequency). Moreover, multi-level inverter topologies leave unaltered both DC-link RMS current and voltage ripple with respect to traditional two-level inverters [13], therefore being unable to reduce the DC-link capacitor size.

In this context, high-voltage ceramic capacitor technology (e.g., CeraLink® from TDK [14]) promises superior performance with respect to film-based solutions, featuring higher specific capacitance, higher RMS current capability, higher maximum temperature operation, lower equivalent series inductance (due to the smaller package), and decreasing



Fig. 2. Schematic overview of the considered two-level drive inverter system.

resistance with frequency (i.e., effectively benefiting from higher frequency operation). Although highly disregarded until recently, ceramic technology represents a key enabler for next-generation EV drive inverters, theoretically allowing for a significant performance leap in terms of gravimetric and volumetric power density [15], [16].

Lately, several research activities have been focused on improving the loss modeling accuracy of class II ferroelectric multi-layer ceramic capacitors (MLCCs) [17]–[22]. However, except for [15], [16], not enough attention has been dedicated to PLZT technology. Also, while several papers have described the sizing and design of three-phase inverter DC-link capacitors [23]–[25], according to the authors' best knowledge only few works focus on ceramic-based solutions [26], which nonetheless do not fully address the performance benefits unlocked by ceramic technology. Moreover, even though the authors in [15] and [16] provide a comparative performance assessment of different capacitor technologies suitable for EVs (including PLZT ceramic capacitors), the analysis is not validated with the design of a drive inverter DC-link.

Therefore, the main goal of this paper is to analyze, size, design and assess experimentally a high power density full-ceramic DC-link capacitor for a two-level EV drive inverter (cf. Fig. 2), meanwhile providing a comparison with a traditional state-of-the-art film-based solution. In particular, the main contributions of this work can be summarized as:

- a quantitative performance evaluation and comparison of automotive-grade film and ceramic capacitor technologies;
- a straightforward extension of the traditional sizing procedure of a two-level inverter DC-link capacitor, taking into account the frequency-dependent RMS current capability of ceramic technology;
- the experimental characterization of the electrical and thermal performance of a PLZT ceramic capacitor sample under large-signal excitation, deriving a novel relation between the peak-to-peak voltage ripple amplitude and the large-signal equivalent capacitance (crucial to the DC-link sizing, but not provided by the capacitor manufacturer);
- the design, realization and experimental assessment of a high power density full-ceramic DC-link capacitor.

In particular, this paper extends the work presented in [27], providing additional details, focusing on a different (more realistic) case study and bringing in added value, namely the experimental assessment of the full-ceramic DC-link capacitor and the validation of the newly derived relation between peak-to-peak voltage ripple amplitude and large-signal capacitance value. All experimental tests have been performed exploiting a  $800\,\mathrm{V}$   $550\,\mathrm{kVA}$   $20\,\mathrm{kHz}$  EV traction inverter prototype

integrating the designed full-ceramic DC-link capacitor.

This paper is structured as follows. In Section II the most suitable DC-link capacitor technologies for automotive application are described and a quantitative performance comparison among them is carried out. In Section III the stresses and the sizing criteria for a three-phase two-level inverter DC-link capacitor are briefly recalled, and the adopted DC-link design procedure is outlined. In Section IV a PLZT ceramic capacitor sample is experimentally characterized under large-signal operating conditions and a novel relation between peak-to-peak voltage ripple amplitude and effective capacitance is derived. In Section V a full-ceramic DC-link capacitor prototype for a SiC MOSFET 800 V, 550 kVA, 20 kHz EV drive inverter is sized, designed and constructed for verification purposes. In Section VI the DC-link capacitor prototype is assessed experimentally in terms of peak-to-peak voltage ripple exploiting a full-scale 550 kVA inverter operated at different DC-link voltage, output current and modulation index values. The experimental results are then compared with the proposed large-signal model-based estimations. Finally, Section VII summarizes and concludes this work.

#### II. AUTOMOTIVE DC-LINK CAPACITOR TECHNOLOGIES

Automotive DC-link capacitors require high RMS current capability (i.e., low equivalent series resistance and high thermal conductivity), high specific capacitance, high maximum temperature operation, high self-resonance frequency (i.e., low equivalent series inductance), and high reliability (i.e., long mean time between failures). While electrolytic capacitors excel in terms of specific capacitance (i.e., energy density), they do not achieve acceptable performance in terms of the remaining criteria [28], therefore they are typically not adopted in high-voltage automotive drive inverters.

This section discusses the main features of film and ceramic capacitors for automotive DC-link application, providing a quantitative performance benchmark for both technologies.

#### A. Film Capacitors

Film capacitors are typically realized by interleaving plastic/polymer films (dielectrics) with metal foils (electrodes) [29], as illustrated in Fig. 3(a). The employed dielectric materials are non-polar and have low relative permittivity ( $\varepsilon_{\rm r}\approx 2{\rm -}3$ ), leading to lower capacitance density with respect to electrolytic capacitors. Nevertheless, they show little temperature dependence and are thus suited for high temperature operation, typically up to  $100{\rm -}125\,^{\circ}{\rm C}$ . Additionally, the self-healing properties of



Fig. 3. Overview of the typical internal structure of (a) film capacitors and (b) multi-layer ceramic capacitors (MLCCs).



Fig. 4. Qualitative overview of the typical (a)–(b) frequency dependence and (c)–(d) temperature dependence of the equivalent series resistance (ESR) for (a),(c) film capacitors and (b),(d) PLZT ceramic capacitors. The relevant switching frequency and operating temperature ranges for automotive inverter DC-link applications (i.e.,  $10-100\,\mathrm{kHz}$ ,  $75-150\,^\circ\mathrm{C}$ ) are highlighted.

film capacitors substantially improve their reliability, making them a desirable choice in automotive applications. On the negative side, the equivalent series resistance (ESR) of film capacitors tends to be approximately constant with frequency in the 10–100 kHz range (cf. Fig 4(a)), after which the ESR starts increasing  $\propto \sqrt{f}$  due to AC skin effect (i.e., depending on the thickness of metal foils and contacts) [29]. Therefore, the power losses and the RMS current capability of film-based DC-link capacitors are typically either unaltered or negatively affected by an inverter switching frequency increase. Further drawbacks of film capacitors in traction drive applications can be identified in their relatively high equivalent series inductance (i.e., due to the large physical size of high-power DC-link capacitors), which leads to low self-resonance frequencies and thus limits the frequency operating range of the capacitor itself, and their limited allowed self-heating temperature rise (i.e.,  $\approx 10-20^{\circ}$ C) [29], which hinders their RMS current capability and potentially requires active thermal management.

#### B. Ceramic Capacitors

The typical structure of a ceramic capacitor is illustrated in Fig. 3(b), where ceramic dielectric layers with large relative permittivity (i.e.,  $\varepsilon_{\rm r}$  up to 10 000) are alternated with metal electrodes. Due to their structure, these capacitors are also known as multilayer ceramic capacitors (MLCCs), and can be classified into three main categories: class I, class II, and lead–lanthanum–zirconate–titanate (PLZT) capacitors [1]. In general, all ceramic capacitors feature higher specific RMS current capability than film capacitors and can operate at higher temperatures (i.e., up to 150 °C) [15]. Moreover, due to their inherent small size (i.e., the brittleness of the dielectric

material limits the package dimensions) ceramic capacitors are characterized by low equivalent series inductance and are thus more suited for high-frequency applications. On the other hand, the upper limitation to the capacitor size requires the paralleling of tens/hundreds of units to achieve the required DC-link capacitance in traction inverter applications, posing substantial design and realization challenges to ensure symmetrical current sharing and to minimize the overall stray inductance [16].

Class I ceramic capacitors (e.g., C0G) employ a linear dielectric material with relatively low permittivity (i.e.,  $\varepsilon_{\rm r}\approx 20$ –40) and feature low temperature and DC voltage bias dependencies, trading excellent capacitance stability for a low capacitance/energy density. These characteristics make class I capacitors most suited for power electronics applications where constant capacitance is required, such as filters and/or resonant converters.

On the contrary, class II ceramic capacitors (e.g., X7R, X6R) can achieve much higher capacitance densities (i.e., suitable for DC-link applications), however they are characterized by a significant capacitance drop with increasing DC voltage bias and operating temperature, due to the employed non-linear ferroelectric dielectric materials. Furthermore, mainly due to the rigidity of the ceramic dielectric material, these capacitors can easily crack when they are subject to sufficient mechanical and thermal stresses, leading to possible short circuits between terminals. This aspect significantly affects the overall reliability of these components in harsh and vibrating environments, such as automotive applications, therefore they are not well suited for EV traction drive DC-links.

PLZT capacitors (e.g., CeraLink® from TDK [14]) represent emerging and promising candidates for automotive DC-link applications, since they employ an antiferroelectric dielectric material characterized by a permittivity increase with the DC voltage bias [30], [31]. In particular, this feature allows to store a higher amount of energy in nominal operating conditions (i.e., at rated voltage) with respect to class II capacitors. Moreover, the PLZT dielectric withstands and favours high temperature operation (i.e., up to 150 °C, with ESR decreasing approximately linearly with temperature, cf. Fig. 4(d)) and the copper electrodes provide enhanced electrical and thermal dissipation performance, enabling an unmatched specific RMS current capability. Additionally, the ESR of PLZT capacitors approximately decreases  $\propto 1/f$ , as shown in Fig. 4(b), allowing for a further RMS current capability increase with increasing inverter switching frequency (i.e.,  $I_{\rm RMS} \propto \sqrt{f_{\rm sw}}$ ), as opposed to film capacitors. Concerning reliability, the internal structure of PLZT capacitors consists in the equivalent series connection of two MLCCs [14] and enables the capacitor operation in case of a first crack (i.e., short circuit) in the dielectric, thus achieving higher reliability levels than other ceramic capacitor technologies. It is also worth noting that, even though the ESR of PLZT capacitors decreases with temperature (cf. Fig. 4(d)), above 75 °C the capacitance value shows a negative temperature coefficient, allowing for the natural balancing of the current among paralleled capacitors and thus avoiding thermal runaway [15]. All together, these features clearly indicate that PLZT capacitors represent the most suited ceramic-based candidates for EV traction drive

TABLE I SPECIFICATIONS OF THE CONSIDERED BENCHMARK CAPACITORS.

|                     | Film                    | Ceramic              |
|---------------------|-------------------------|----------------------|
| Manufacturer        | EPCOS (TDK)             | TDK                  |
| Part Number         | B25655P9127K151         | CeraLink® FA10       |
| Rated Voltage       | $900\mathrm{V}$         | $900\mathrm{V}$      |
| Rated Capacitance   | $120\mu\mathrm{F}$      | $1.3\mu\mathrm{F}^*$ |
| Rated RMS Current   | $120\mathrm{A}$         | $32\mathrm{A}$       |
| Maximum Temperature | $105^{\circ}\mathrm{C}$ | 150 °C               |
| Volume              | $554.4\mathrm{cm}^3$    | $2.0\mathrm{cm}^3$   |
| Weight              | $800\mathrm{g}$         | $11.5\mathrm{g}$     |

<sup>\*</sup>small-signal value at 800 V, used for DC-link sizing



Fig. 5. Highlight of the considered 900 V benchmark capacitors (not to scale): (a) EPCOS B25655P9127K151 [33], (b) TDK CeraLink $^{\otimes}$  FA10 [34].

DC-links. Therefore, CeraLink<sup>®</sup> technology from TDK will be considered as ceramic capacitor benchmark in the following sections. Dedicated performance comparisons between class II and PLZT ceramic capacitors can be found in [15], [16], [32].

#### C. Performance Comparison

In order to provide a quantitative comparative analysis between automotive film and ceramic (PLZT) DC-link capacitors, two commercially available high-performance 900 V solutions are considered as technology benchmarks, as reported in Table I and Fig. 5. Due to the very different parameter absolute values of the two capacitor models, the capacitance and RMS current values are expressed in relative terms to provide useful specific performance indicators, which are illustrated in Fig. 6. Since the PLZT capacitor features a variable capacitance that is positively correlated with the amplitude of the excitation, the manufacturer's datasheet provides different rated capacitance values for different applications (e.g., DClink, snubber, etc.) [14]. In the present case, the small-signal capacitance value is considered, since it represents a worst-case (i.e., minimum) capacitance value for DC-link applications, where a relatively small voltage ripple is superimposed to a comparatively large DC bias voltage [14].

It is observed that the PLZT ceramic solution strongly outperforms the film one according to all specific performance indicators except for the gravimetric capacitance density, which results comparable. In particular, the ceramic solution excels in terms of RMS current carrying capability, which typically represents the limiting design criterion for film-based automotive DC-link capacitors. Therefore, it is evident that PLZT ceramic technology has the potential to significantly enhance the performance of EV traction inverter DC-links.



Fig. 6. Specific performance comparison between the selected benchmark film and ceramic (PLZT) capacitors. The specific performance indicators are normalized with respect to the film capacitor values and are shown in logarithmic scale.

#### III. DC-LINK CAPACITOR SIZING PROCEDURE

The DC-link capacitor of a three-phase two-level inverter must simultaneously satisfy two main design criteria [24]: it must comply with the maximum RMS current stress determined by the application, which generates losses and affects the capacitor temperature rise, and it must ensure a predefined maximum peak-to-peak voltage ripple, which increases the peak voltage applied to the semiconductor devices and alters the ideal operation of the converter (i.e., the AC phase voltages).

Disregarding the switching frequency phase current ripple, the RMS current flowing into the DC-link capacitor can be expressed analytically as [35]

$$I_{\text{C}_{\text{dc}},\text{RMS}} = I \sqrt{M \left[ \frac{\sqrt{3}}{4\pi} + \cos^2 \varphi \left( \frac{\sqrt{3}}{\pi} - \frac{9}{16} M \right) \right]},$$
 (1)

where I is the peak phase current value,  $M=2V/V_{\rm dc}$  is the inverter modulation index (i.e.,  $0 \le M \le 2/\sqrt{3}$  in linearity),  $\varphi$  is the load power factor angle, V is the reference peak phase voltage value and  $V_{\rm dc}$  is the DC-link voltage. Remarkably, (1) is not affected by the inverter pulse-width modulation (PWM) strategy [35].  $I_{\rm C_{dc},RMS}$  is illustrated in normalized form (i.e., divided by the peak phase current I) in Fig. 7 as function of M and  $\varphi$ . The worst-case value of (1) is found for  $\varphi=0$  and  $M={}^{10}\sqrt{3}/9\pi$ , obtaining:

$$I_{\text{C}_{\text{dc}},\text{RMS,max}} = \frac{5}{2\sqrt{3}\pi} I \approx 0.46 I.$$
 (2)

The DC-link capacitor peak-to-peak charge ripple  $\Delta Q_{\rm C_{dc},pp}$  (i.e., the high-frequency current-time area) is directly proportional to the voltage ripple  $\Delta V_{\rm dc,pp}$  and provides a straightforward relation to size the DC-link capacitance value  $C_{\rm dc}$  through its definition:

$$\Delta Q_{\rm C_{dc},pp} = C_{\rm dc} \, \Delta V_{\rm dc,pp}. \tag{3}$$



Fig. 7. Normalized DC-link capacitor RMS current  $I_{\mathrm{C_{dc},RMS}}$  as function of the inverter modulation index M and the load power factor angle  $\varphi$ . The normalization factor is the peak phase current I.

Unfortunately, a general analytical expression of  $\Delta Q_{\rm C_{dc},PP}$  valid for all operating conditions cannot be derived, as the maximum peak-to-peak value of the charge ripple within a fundamental period depends on M,  $\varphi$  and the selected modulation strategy, changing expression abruptly [36]. Therefore,  $\Delta Q_{\rm C_{dc},PP}$  is calculated numerically considering space vector modulation (SVPWM) [37] and is illustrated in Fig. 8, where it is normalized with respect to  $\Delta Q_{\rm n} = I/f_{\rm sw}$ . The worst-case value of  $\Delta Q_{\rm C_{dc},PP}$  is found for  $M=2/\sqrt{3}$  and  $\varphi=\pm\pi/2$ , obtaining [36]

$$\Delta Q_{\rm C_{dc},pp,max} = \frac{1}{4} \frac{I}{f_{\rm sw}},\tag{4}$$

which is also independent of the PWM strategy.

The DC-link capacitance  $C_{\rm dc}$  required by the application is obtained as the value that satisfies both the RMS current and peak-to-peak voltage ripple constraints, as:

$$C_{\rm dc} = \max \left[ C_{\rm dc, I_{RMS}}, C_{\rm dc, \Delta V_{pp}} \right].$$
 (5)

The expression of  $C_{
m dc,\Delta V_{pp}}$  can be directly derived from (3) and (4) assuming a specified value of  $\Delta V_{
m dc,pp,max}$ , as

$$C_{\rm dc,\Delta V_{\rm pp}} = \frac{\Delta Q_{\rm C_{\rm dc},pp,max}}{\Delta V_{\rm dc,pp,max}} = \frac{1}{4} \frac{I}{f_{\rm sw} \Delta V_{\rm dc,pp,max}}, \quad (6)$$

whereas the expression of  $C_{
m dc,I_{RMS}}$  requires additional definitions and specific assumptions, which are provided in Appendix A. Therefore, considering the maximum RMS current stress  $I_{
m C_{dc},RMS,max}$  and assuming as a worst-case (i.e., conservative) scenario that the total DC-link RMS current stress features a single harmonic component at  $f=f_{
m sw}$ , the expression of  $C_{
m dc,I_{RMS}}$  is obtained by manipulating (14):

$$C_{\rm dc,I_{RMS}} = C^* \frac{I_{\rm C_{dc},RMS,max}}{I_{\rm RMS}^*} \left(\frac{f^*}{f_{\rm sw}}\right)^{\alpha/2} \sqrt{\frac{T_{\rm max} - T_{\rm a}^*}{T_{\rm max} - T_{\rm a}^*}},$$
 (7)

where  $C^*$ ,  $I^*_{\rm RMS}$ ,  $f^*$  and  $T^*_{\rm a}$  are respectively the capacitance, the RMS current capability, the test frequency and the ambient temperature values provided in the manufacturer's datasheet,  $T_{\rm max}$  is the maximum capacitor operating temperature (i.e.,  $T=T^*=T_{\rm max}$ ),  $T_{\rm a}$  is the considered ambient temperature, and  $\alpha\approx 0$  for film capacitors (i.e., ESR approximately independent of  $f_{\rm sw}$  in the considered frequency range, cf. Fig. 4),



Fig. 8. Normalized DC-link capacitor peak-to-peak charge ripple  $\Delta Q_{\rm C_{dc},PP}$  as function of the inverter modulation index M and the load power factor angle  $\varphi$  assuming SVPWM. The normalization factor is  $\Delta Q_{\rm n} = I/f_{\rm sw}$ .



Fig. 9. DC-link capacitance  $C_{\rm dc}$  requirement normalized with respect to the peak phase current I as function of the inverter switching frequency  $f_{\rm sw}$  and the capacitor technology (i.e., film and PLZT ceramic, cf. Fig. 5), assuming  $V_{\rm dc}=800\,{\rm V},\,\Delta V_{\rm dc,pp,max}=10\,\%\cdot V_{\rm dc}$  and  $T_{\rm a}=85\,^{\circ}{\rm C}.$  (a)  $0\le f_{\rm sw}\le 500\,{\rm kHz}$  and (b)  $0\le f_{\rm sw}\le 25\,{\rm kHz}$ . The two regions where the DC-link capacitor sizing is respectively dominated by  $C_{\rm dc,\Delta V_{pp}}$  ( $\Delta V_{\rm pp}$  limited) and by  $C_{\rm dc,I_{RMS}}$  ( $I_{\rm RMS}$  limited) are highlighted for both technologies.

whereas  $\alpha \approx 1$  for CeraLink<sup>®</sup> capacitors (cf. Fig. 4).

The DC-link capacitance requirement for the considered film and PLZT ceramic technologies is shown in Fig. 9 in normalized form (i.e., divided by the peak phase current I) as function of the inverter switching frequency  $f_{\rm sw}$ , assuming  $V_{\rm dc}=800\,{\rm V},\,\Delta V_{\rm dc,pp,max}=10\,\%\cdot V_{\rm dc}$  and  $T_{\rm a}=85\,^{\circ}{\rm C}.$  It is observed that, depending on the value of  $f_{\rm sw}$ , the main factor limiting the DC-link sizing is either the voltage ripple requirement (at low frequency) or the RMS current stress (at

high frequency). Moreover, while for film capacitors the RMS current criterion tends to dominate the sizing for  $f_{\rm sw} > 7\,{\rm kHz}$  (cf. Fig. 9(b)), CeraLink® technology allows for a large capacitance reduction if higher switching frequency values can be exploited (cf. Fig. 9(a)). It is also worth highlighting that for both technologies, once the RMS current limit is reached, the DC-link capacitance decreasing trend either stops (for film technology) or slows down substantially (for ceramic technology). In particular, due to the reduction of ESR  $\propto 1/f$  in CeraLink® capacitors, a non negligible DC-link reduction can still be obtained for higher switching frequencies.

#### IV. EXPERIMENTAL CHARACTERIZATION OF PLZT CERAMIC CAPACITOR TECHNOLOGY

To assess the validity of the assumptions adopted within the drive inverter DC-link sizing procedure of Section III, electrical and thermal measurements are performed on a  $900 \, \mathrm{V} \, 390 \, \mathrm{nF}$  (i.e., rated small-signal value  $C^*$ ) CeraLink® FA3 capacitor sample [34], for reasons of testing simplicity.

Fig. 10 shows the schematic of the adopted experimental setup. The device under test (DUT) is used as the DC-link of a SiC MOSFET synchronous buck converter operated at constant duty cycle (i.e., d=0.5) and is completely decoupled from the DC power supply by means of a large inductance, such that the AC component of the current switched by the buck converter entirely flows through the DUT. Therefore, the capacitor is subject to a symmetric square wave current with amplitude  $I_{\rm o}/2$  and frequency  $f_{\rm sw}$  (cf. Fig. 11), leading to the following stress expressions:

$$I_{\rm RMS} = \frac{I_{\rm o}}{2}, \ \Delta Q_{\rm pp} = \frac{1}{4} \frac{I_{\rm o}}{f_{\rm sw}}.$$
 (8)

Notably, all three degrees of freedom of the realized experimental setup (i.e., the DC voltage bias  $V_{\rm dc}$ , the output load current  $I_{\rm o}$  and the switching frequency  $f_{\rm sw}$ , cf. Fig. 10) are exploited to perform a wide range of tests and assess the performance of the selected capacitor under small- and large-signal excitation.

#### A. Peak-to-Peak Voltage Ripple

The equivalent capacitance  $C_{\rm eq}$  value of CeraLink® capacitors varies with the amplitude of the excitation (i.e., voltage ripple) [14], due to the hysteretic behaviour of the utilized antiferroelectric PLZT dielectric. Therefore, the first experimental tests aim at assessing the peak-to-peak voltage ripple performance of the DUT as function of the imposed charge ripple (i.e., varying the output current according to (8)). Notably, no such relation is provided by the capacitor manufacturer, although it is of utmost importance to accurately size the DC-link capacitance.

Fig. 12(a) and Fig. 12(b) show the peak-to-peak voltage ripple  $\Delta V_{\rm pp}$  and the equivalent capacitance  $C_{\rm eq}=\Delta Q_{\rm pp}/\Delta V_{\rm pp}$  obtained experimentally as functions of the peak-to-peak charge ripple  $\Delta Q_{\rm pp}$  and the DC voltage bias  $V_{\rm dc}.$  The tests are carried out by performing short switching burst periods at  $f_{\rm sw}=25\,{\rm kHz},$  in order not to heat up the DUT during the measurements and keep its temperature approximately constant (i.e.,  $T\approx T_{\rm a}=23\,^{\circ}{\rm C}).$  It is observed that the voltage ripple



Fig. 10. Equivalent circuit schematic of the adopted experimental setup for the performance assessment of a CeraLink FA3 capacitor (i.e., 900 V, 0.39  $\mu \rm F)$  [34]. The bridge-leg employs Wolfspeed C3M0032120K SiC MOSFETs (1200 V,  $32\,\rm m\Omega)$  and the values of the filtering elements are  $L_{\rm i}=L_{\rm o}=64\,\rm mH,~C_{\rm o}=66\,\mu \rm F.$  The operating conditions of the device under test (DUT) can be changed by varying  $V_{\rm dc},~I_{\rm o}$  and  $f_{\rm sw}$ .



Fig. 11. Experimental waveforms obtained with  $V_{\rm dc}=800~{\rm V},\,f_{\rm sw}=25~{\rm kHz}$  and  $I_{\rm o}=6~{\rm A}.\,v_{\rm C}$  and  $i_{\rm C}$  are the DUT voltage and current, respectively,  $v_{\rm sw}$  is the bridge-leg switching node voltage and  $I_{\rm o}$  is the output current.

does not rise linearly with the charge ripple excitation (cf. Fig. 12(a)), leading to an increase in  $C_{\rm eq}$  for higher ripple amplitudes (cf. Fig. 12(b)). Furthermore, it is shown that the DC bias voltage significantly impacts the  $C_{\rm eq}$  value, highlighting the antiferroelectric behaviour of the DUT.

By expressing  $C_{\rm eq}$  as function of  $\Delta V_{\rm pp}$ , Fig. 12(c) is obtained. Remarkably, the large-signal relation  $C_{\rm eq}(\Delta V_{\rm pp})$  provides crucial information for the correct design of a PLZT-based DC-link capacitor, not available in the manufacturer's datasheet. Focusing on the curve obtained at  $V_{\rm dc}=800\,{\rm V}$ , it is observed that for low values of  $\Delta V_{\rm pp}$  the measured equivalent capacitance is below the rated small-signal capacitance value  $C^*=390\,{\rm nF}$ . Despite the capacitance increase with the amplitude of the excitation,  $C_{\rm eq}$  remains below  $C^*$  in the selected design point (i.e.,  $\Delta V_{\rm dc,pp,max}=10\,\%\cdot V_{\rm dc}=80\,{\rm V}$ , cf. Section V), resulting in a  $\approx 11\,\%$  capacitance mismatch.

#### B. RMS Current Capability

To verify the current scaling laws introduced in Appendix A and used to derive (7), thermal measurements are performed at  $V_{\rm dc}=800\,{\rm V}$  to assess the DUT temperature rise as function of the RMS current stress  $I_{\rm RMS}$  and the switching frequency  $f_{\rm sw}$ . A thermal camera is employed to monitor the capacitor



Fig. 12. Experimental (a) peak-to-peak voltage ripple  $\Delta V_{\rm pp}$  and (b) equivalent capacitance  $C_{\rm eq} = \Delta Q_{\rm pp}/\Delta V_{\rm pp}$  as functions of the peak-to-peak charge ripple  $\Delta Q_{\rm pp} = I_{\rm o}/4f_{\rm sw}$  at  $f_{\rm sw} = 25\,{\rm kHz}$ ,  $T_{\rm a} = 23\,^{\circ}{\rm C}$  and variable DC bias voltage  $V_{\rm dc}$ .  $C_{\rm eq}$  is also illustrated in (c) as function of  $\Delta V_{\rm pp}$ : the maximum peak-to-peak voltage ripple defined by the application is highlighted (i.e.,  $\Delta V_{\rm dc,pp,max} = 10\,\% \cdot V_{\rm dc} = 80\,{\rm V}$ , cf. Section V), showing that  $C_{\rm eq}$  is  $\approx 11\,\%$  lower than the rated small-signal capacitance value  $C^* = 390\,{\rm nF}$  [34].

temperature rise with respect to the ambient (i.e.,  $T_{\rm a}=23\,^{\circ}{\rm C}$ ). The results are reported in Fig. 13. It is immediately observed that the temperature rises approximately  $\propto I_{\rm RMS}$  (i.e., instead of  $\propto I_{\rm RMS}^2$ ), suggesting that the capacitor ESR decreases linearly with the temperature rise. This can be easily inferred by simplifying the temperature dependence expression of the ceramic capacitor (cf. Fig. 4(d)), under the assumption of high values of k or T, such that k ( $T-T_0$ )  $\gg 1$ :

$$\frac{R_{\rm ESR}(T)}{R_{\rm ESR}(T_0)} = \frac{1}{1 + k(T - T_0)} \approx \frac{1}{k(T - T_0)}.$$
 (9)

Furthermore, Fig. 13 shows that halving the switching frequency leads to a  $\approx \sqrt{2}$  increase of the temperature rise, which is strictly related to capacitor losses (i.e.,  $\propto$  ESR). Since the capacitor ESR is inversely proportional to the temperature rise according to (9), compensating for this effect (i.e., multiplying by  $\sqrt{2}$ ) allows to see that the switching frequency halving leads to the doubling of the ESR (and losses) for a fixed capacitor temperature. This successfully verifies the small-signal  $R_{\rm ESR} \propto 1/f$  trend also for large-signal excitation levels.

#### V. DESIGN CASE STUDY: 550 KVA INVERTER

In this section, the capacitor sizing procedure described in Section III is applied to a specific case study and a fullceramic DC-link prototype is designed and realized. The



Fig. 13. Experimental capacitor temperature rise as function of the RMS current stress  $I_{\rm RMS}$  at  $V_{\rm dc}=800\,{\rm V},\,T_{\rm a}=23\,^{\circ}{\rm C}$  and variable switching frequency  $f_{\rm sw}.$ 

TABLE II
INVERTER SPECIFICATIONS AND NOMINAL OPERATING CONDITIONS.

| Parameter   | Description         | Value            |  |
|-------------|---------------------|------------------|--|
| S           | Apparent Power      | 550 kVA          |  |
| I           | Peak Phase Current  | $795\mathrm{A}$  |  |
| $V_{ m dc}$ | DC-Link Voltage     | $800\mathrm{V}$  |  |
| $f_{ m sw}$ | Switching Frequency | $20\mathrm{kHz}$ |  |



Fig. 14. Film vs. PLZT ceramic DC-link capacitor sizing according to the procedure outlined in Section III, considering the specific performance indices illustrated in Fig. 6 and assuming  $\Delta V_{\rm dc,pp,max} = 10\,\% \cdot V_{\rm dc}, T_{\rm a} = 85\,^{\circ}{\rm C}$  and the inverter specifications reported in Table II. (a) DC-link capacitance  $C_{\rm dc}$ , (b) volume, (c) weight, (d) normalized peak-to-peak voltage ripple  $\Delta V_{\rm dc,pp}$ , (e) RMS current capability  $I_{\rm RMS}$ . The film capacitor size is determined by the RMS current stress ( $I_{\rm RMS}$  limited), whereas the PLZT ceramic capacitor size is dictated by the required peak-to-peak voltage ripple ( $\Delta V_{\rm pp}$  limited).

target specifications and nominal operating conditions of the considered three-phase drive inverter are reported in Table II.

#### A. DC-Link Capacitor Sizing

A film-based and a PLZT ceramic-based DC-link solutions are sized according to the procedure outlined in Section III, considering the specific performance indices illustrated in Fig. 6, the inverter specifications reported in Table II and



Fig. 15. (a) 3D design view of the full-ceramic DC-link concept and (b) bottom view of the DC-link board directly connected to the power modules.

assuming a target maximum peak-to-peak voltage ripple  $\Delta V_{
m dc,pp,max} = 10 \,\% \cdot V_{
m dc} = 80 \,
m V$  and an inverter internal ambient temperature  $T_{\rm a}=85\,^{\circ}{\rm C}$ . Exploiting expressions (5), (6) and (7), the sizing results in terms of capacitance, volume, weight, peak-to-peak voltage ripple and RMS current capability are reported in Fig. 14. In particular, the minimum required capacitance values for the film and the PLZT ceramic capacitor technologies are 365 μF and 125 μF, respectively. Notably, since no large-signal experimental characterization (cf. Section IV) had been performed at the time of the DClink sizing, the small-signal capacitance value provided by the manufacturer was assumed as a worst-case scenario (i.e., being the effective capacitance value strictly increasing with the amplitude of the excitation) and was thus exploited for the sizing of the DC-link. Unfortunately, as shown in Fig. 12, this assumption translates in an overestimation of the actual DC-link capacitance by  $\approx 11 \%$  when assuming  $V_{\rm dc} = 800 \, \rm V$ and  $\Delta V_{\rm dc,pp,max} = 80 \, \text{V}$ , effectively leading to a DC-link undersizing. This further supports the relevance of the largesignal  $C_{\rm eq}(\Delta V_{\rm pp})$  relation derived in Section IV.

As expected from Section II-C, it is observed that the CeraLink® solution achieves significantly superior theoretical performance with respect to the film-based solution, in terms of both DC-link volume and weight. Remarkably, the large reduction in weight and volume is to be mainly attributed to the high specific RMS current capability of PLZT ceramic technology, and not to its high volumetric/gravimetric capacitance density. In fact, since the RMS current limit is not encountered up to very high  $f_{\rm sw}$  values (cf. Fig. 9), the inverter switching frequency increase allows to significantly reduce the total capacitance requirement. This is not the case for the film-based solution, which encounters the RMS current limit at relatively low frequency (i.e.,  $\approx 7\,{\rm kHz}$ , cf. Fig. 9), after which no significant benefits are obtained by a  $f_{\rm sw}$  increase.

#### B. DC-Link Capacitor Realization

A full-ceramic DC-link capacitor prototype, illustrated in Fig. 15, is designed and constructed for verification purposes. It consists of three identical double-side  $800\,\mu m$  thick copper PCBs housing several  $900\,V$  CeraLink® capacitors in parallel, achieving a total small-signal capacitance of  $128\,\mu F$  (i.e., slightly higher than the minimum required value of  $125\,\mu F$ , cf. Fig 14). The complete capacitor assembly consists of  $80\,FA10\,B58035U9255M001\,[34]$  (1.3  $\mu F$  each),



Fig. 16. 3D model comparison between the designed full-ceramic (PLZT) DC-link capacitor assembly and the performance-equivalent film-based solution.

60 FA3 B58035U9754M062 [34] (0.39 μF each) and 6 LP B58031U9254M062 [38] (0.13 μF each). In particular, the 6 capacitors belonging to the LP series are placed only on the bottom board in correspondence of the DC terminals of the power modules as shown in Fig. 15(b) (cf. decoupling capacitors), with the specific purpose of minimizing the commutation loop inductance. It should be noted that the capacitors are mounted on both top and bottom sides of the two lower boards, whereas the third board features capacitors only on the top side, as shown in Fig. 15(a).

Excluding busbars and interconnections to the power modules, the total weight of the full-ceramic DC-link capacitor assembly is  $1.73\,\mathrm{kg}$ , whereas its total boxed volume is  $0.53\,\mathrm{dm}^3$  (i.e.,  $220\,\mathrm{x}\,41\,\mathrm{x}\,58.5\,\mathrm{mm}$ ), as shown in Fig. 16. It can be noticed that these weight and volume figures are well above the ones achievable theoretically (cf. Fig. 14), respectively by  $\approx 1.6$  times and  $\approx 2.7$  times. While the weight increment is directly associated with the addition of the thick-copper PCB (i.e., not considered in the analysis), the volume increment can be mostly attributed to the clearance and creepage requirements (i.e., determining the physical distance between devices). It is worth noting that the volume of the assembly could be significantly reduced by exploiting dielectric molding compounds and industrial manufacturing techniques.



Fig. 17. (a) 3D design view of the realized 800 V 550 kVA EV traction inverter and (b) prototype view. The system consists of the power semiconductor stage (with control board and liquid-cooled heatsink), the DC-link capacitor assembly and a DC-side EMI filter enclosed in a waterproof IP 67 aluminum case [39].

Nevertheless, despite the inefficient space usage, the realized solution features 69% lower volume and 29% lower weight than the theoretical film-based counterpart (i.e.,  $1.69\,\mathrm{dm}^3$ ,  $2.43\,\mathrm{kg}$ ), also illustrated in Fig. 16 for visual comparison.

#### C. Drive Inverter System Overview

The complete three-phase drive inverter prototype integrating the designed DC-link capacitor has been presented in [39] and is shown in Fig. 17. The system consists of the power semiconductor stage, the DC-link capacitor assembly and a DCside EMI filter, all enclosed in a waterproof IP 67 aluminum case. In particular, the power stage features three separate half-bridge 1200 V 2.1 mΩ SiC MOSFET automotive power modules from Danfoss (i.e., DP660B1200T105606). These power modules are actively cooled leveraging an integrated direct cooling technology and a custom heatsink, enabling high current operation (i.e., up to the rated 795 A). Additionally, the DC-side EMI filter is designed to comply with the CISPR 25 class 3 electromagnetic interference (EMI) standard, ensuring that the inverter DC-side current/voltage ripple does not reach the rest of the system (i.e., the battery). Notably, the drive inverter prototype of Fig. 17 features full closed-loop control, achieved with a purposely developed control board.

#### VI. EXPERIMENTAL ASSESSMENT

To validate the proposed full-ceramic DC-link sizing procedure (cf. Section III) and design (cf. Section V), the DC-link peak-to-peak voltage ripple is assessed exploiting the  $800\,\mathrm{V}$   $550\,\mathrm{kVA}$  inverter prototype in Fig. 17.

The equivalent circuit schematic of the adopted experimental setup is illustrated in Fig. 18. Leveraging the embedded high-bandwidth ( $\approx 1\,\mathrm{kHz}$ ) closed-loop current control, the inverter has been tested on a three-phase inductive load (i.e.,  $\varphi \approx \pi/2$ ) featuring an inductance equal to  $105\,\mathrm{\mu H}$  and a saturation current value of  $400\,\mathrm{A}$ . For reasons of consistency among all measurements, an AC fundamental frequency of  $400\,\mathrm{Hz}$  has been set to achieve adequate inverter modulation index values.

Several tests have been performed, varying the peak phase current I from  $0~\rm A$  to  $400~\rm A$  and the DC-link voltage  $V_{\rm dc}$  from



Fig. 18. Equivalent circuit schematic of the adopted experimental setup for the assessment of the DC-link peak-to-peak voltage ripple  $\Delta V_{\rm dc,pp}$  in the realized  $800~\rm V~550~kVA$  inverter prototype. The three-phase output currents  $i_{\rm abc}$  are closed-loop controlled to the desired reference value. The load inductors feature  $L=105~\rm \mu H$  up to their saturation current value  $I_{\rm sat}=400~\rm A.$ 

200 V to 800 V. Fig. 19 shows the experimental phase current waveforms  $i_{abc}$  and DC-link voltage ripple waveform  $v_{dc}$  (i.e., obtained with an AC-coupled voltage probe) for different test conditions, namely fixed output peak phase current  $I = 400 \,\mathrm{A}$ and variable DC-link voltage  $V_{\rm dc}$  equal to 200 V, 400 V, 600 V and 800 V. The waveforms show the significant impact of the DC-link voltage bias on the amplitude of the voltage ripple, to be attributed to two independent factors. Firstly, due to the passive (i.e., inductive) nature of the load and being the AC phase current peak I and fundamental frequency f fixed independently of the DC-link voltage value, the modulation index is inversely proportional to  $V_{\rm dc}$  (i.e.,  $M \approx 4\pi f LI/V_{\rm dc} \propto$  $1/V_{\rm dc}$ ), linearly affecting the peak-to-peak charge ripple for  $\varphi \approx \pi/2$  (cf. Fig. 8). Secondly, the variable and non-linear behavior of the PLZT capacitance value increases together with  $V_{\rm dc}$  (cf. Fig 12(b)), leading to even lower peak-to-peak voltage ripple for high  $V_{\rm dc}$  values.

#### A. DC-Link Voltage Ripple Estimation

To verify the accuracy and applicability of the large-signal capacitance relation  $C_{\rm eq}(\Delta V_{\rm pp})$  derived in Section IV (cf. Fig. 12), the measured peak-to-peak DC-link voltage ripple



Fig. 19. Experimental phase current waveforms  $i_{
m abc}$  and DC-link voltage ripple waveform  $v_{
m dc}$  with  $I=400\,{\rm A}$  and (a)  $V_{
m dc}=200\,{\rm V}$ , (b)  $V_{
m dc}=400\,{\rm V}$ , (c)  $V_{
m dc}=600\,{\rm V}$ , (d)  $V_{
m dc}=800\,{\rm V}$ . A digital low-pass filter with a  $1\,{\rm MHz}$  (i.e.,  $50f_{
m sw}$ ) cutoff frequency is applied to  $v_{
m dc}$ , to remove the switching noise.



Fig. 20. Flowchart of the adopted procedure to estimate the peak-to-peak DC-link voltage ripple  $\Delta V_{\rm dc,pp}$  for given modulation index M, load power factor angle  $\varphi$ , phase current peak I, switching frequency  $f_{\rm sw}$  and DC-link voltage bias  $V_{\rm dc}$ . Linear interpolation among the experimental characterization results reported in Fig. 12(b) is exploited to obtain  $C_{\rm eq}$  and thus  $C_{\rm dc,eq}$ .

 $\Delta V_{
m dc,pp}$  is compared with a model-based estimation. The flowchart of the adopted voltage ripple estimation procedure for a given operating condition (i.e., determined by  $V_{
m dc}$ , I, M,  $\varphi$ ,  $f_{
m sw}$ ) is illustrated in Fig. 20 and consists of the following steps:

- the normalized DC-link peak-to-peak charge ripple  $\Delta Q_{\rm C_{dc},pp}/\Delta Q_{\rm n}$  is determined by M and  $\varphi$  according to the numerical relation illustrated in Fig. 8;
- $\Delta Q_{\rm C_{dc},pp}/\Delta Q_{\rm n}$  is denormalized according to the actual values of I and  $f_{\rm sw}$ , obtaining  $\Delta Q_{\rm C_{dc},pp}$ ;
- $\Delta Q_{\rm C_{dc},pp}$  is rescaled to the equivalent charge ripple  $\Delta Q_{\rm pp}$  of a single capacitor unit (i.e., multiplied by  $C^*/C_{dc}^*$ );
- the experimental characterization of a single PLZT capacitor unit reported in Section IV is exploited to derive the equivalent large-signal capacitance value  $C_{\rm eq}$  as function of  $\Delta Q_{\rm DD}$  and  $V_{\rm dc}$  (cf. Fig. 12(b));
- the large-signal equivalent capacitance  $C_{\rm eq}$  is rescaled to the total DC-link capacitor assembly (i.e., divided by  $C^*/C_{\rm dc}^*$ ), obtaining  $C_{\rm dc,eq}$ ;
- the estimated DC-link peak-to-peak voltage ripple  $\Delta V_{
  m dc,pp}$  is calculated as  $\Delta Q_{
  m C_{dc,pp}}/C_{
  m dc,eq}$ .

#### B. Comparative Results

The peak-to-peak DC-link voltage ripple values obtained experimentally are compared to the model-based estimations and are reported in Table III. The same results are graphically illustrated in Fig. 21, where they are reported as functions of the peak phase current I and the DC-link voltage  $V_{\rm dc}$  in (a), and as functions of the modulation index M and the peak phase current I in (b). As previously mentioned, it is worth remarking that the modulation index M is tightly related to the DC-link voltage  $V_{\rm dc}$  and the peak phase current I values, due to the inductive load configuration and the constant fundamental frequency f (i.e.,  $M \approx 4\pi f L I/V_{\rm dc} \propto I/V_{\rm dc}$ ).

It is observed that the adoption of the large-signal capacitance relation  $C_{\rm eq}(\Delta V_{\rm pp})$  experimentally derived in Section IV, together with the estimation procedure illustrated in Fig. 20, leads to excellent agreement between measured and estimated DC-link peak-to-peak voltage ripple values. In particular, a maximum deviation of  $\approx \pm 7\,\%$  (including the measurement accuracy) is obtained across all tested operating conditions, successfully verifying the applicability of the large-signal capacitance measurements of Section IV.

Fig. 21(a) also shows the value of  $\Delta V_{\rm dc,pp}$  estimated assuming the small-signal capacitance value  $C_{\rm dc}^*$  at  $V_{\rm dc} = 800\,{\rm V}$ 



Fig. 21. Measured and estimated (cf. Fig. 20) DC-link peak-to-peak voltage ripple  $\Delta V_{\rm dc,pp}$  (a) as function of peak phase current I and DC-link voltage  $V_{\rm dc}$ , and (b) as function of modulation index M and peak phase current I with power factor angle  $\varphi \approx \pi/2$  and switching frequency  $f_{\rm sw} = 20\,\rm kHz$ . The value of M is tightly related to  $V_{\rm dc}$  and I, due to the inductive load configuration and the constant fundamental frequency f (i.e.,  $M \approx 4\pi f L I/V_{\rm dc} \propto I/V_{\rm dc}$ ). The dashed line in (a) represents the value of  $\Delta V_{\rm dc,pp}$  estimated assuming the small-signal capacitance value  $C_{\rm dc}^*$  at  $V_{\rm dc} = 800\,\rm V$ .

TABLE III
MEASURED AND ESTIMATED DC-LINK VOLTAGE RIPPLE.

| $V_{ m dc}$     | I               | M     | Measured $\Delta V_{ m dc,pp}$ | Estimated $\Delta V_{ m dc,pp}$ | Relative<br>Error |
|-----------------|-----------------|-------|--------------------------------|---------------------------------|-------------------|
| 200 V           | 100 A           | 0.269 | 4.3 V                          | 4.3 V                           | +0.0 %            |
| $200\mathrm{V}$ | $200\mathrm{A}$ | 0.538 | $17.0\mathrm{V}$               | $17.0\mathrm{V}$                | +0.0%             |
| $200\mathrm{V}$ | $300\mathrm{A}$ | 0.807 | $39.0\mathrm{V}$               | $38.1\mathrm{V}$                | -2.3%             |
| $200\mathrm{V}$ | $400\mathrm{A}$ | 1.076 | $66.5\mathrm{V}$               | $67.3\mathrm{V}$                | +1.2%             |
| 400 V           | 100 A           | 0.135 | 2.1 V                          | 2.1 V                           | +0.0 %            |
| $400\mathrm{V}$ | $200\mathrm{A}$ | 0.269 | $8.1\mathrm{V}$                | $8.4\mathrm{V}$                 | +3.7%             |
| $400\mathrm{V}$ | $300\mathrm{A}$ | 0.404 | $17.8\mathrm{V}$               | $18.8\mathrm{V}$                | +5.6%             |
| $400\mathrm{V}$ | $400\mathrm{A}$ | 0.538 | $31.7\mathrm{V}$               | $33.0\mathrm{V}$                | +4.1%             |
| 600 V           | 100 A           | 0.090 | 1.4 V                          | 1.3 V                           | -7.1%             |
| $600\mathrm{V}$ | $200\mathrm{A}$ | 0.179 | $4.7\mathrm{V}$                | $5.0\mathrm{V}$                 | +6.4%             |
| $600\mathrm{V}$ | $300\mathrm{A}$ | 0.269 | $10.6\mathrm{V}$               | $11.2\mathrm{V}$                | +5.7%             |
| $600\mathrm{V}$ | $400\mathrm{A}$ | 0.359 | $18.2\mathrm{V}$               | $19.6\mathrm{V}$                | +7.7%             |
| 800 V           | 100 A           | 0.067 | 0.8 V                          | 0.8 V                           | +0.0 %            |
| $800\mathrm{V}$ | $200\mathrm{A}$ | 0.135 | $3.2\mathrm{V}$                | $3.0\mathrm{V}$                 | -6.3%             |
| $800\mathrm{V}$ | $300\mathrm{A}$ | 0.202 | $6.6\mathrm{V}$                | $6.8\mathrm{V}$                 | +3.0%             |
| $800\mathrm{V}$ | $400\mathrm{A}$ | 0.269 | $11.3\mathrm{V}$               | $11.9\mathrm{V}$                | +5.3%             |

provided by the PLZT capacitor manufacturer (dashed line). This approach leads to a significant underestimation of the voltage ripple (i.e.,  $\approx 20\,\%-30\,\%$ ) in the considered operating conditions, further emphasizing the benefits of the adopted large-signal capacitance model.

As a final remark, it is worth highlighting that the validity of the large-signal  $C_{\rm eq}(\Delta V_{\rm pp})$  relation derived in Section IV (cf. Fig. 12(c)) suggests that the realized full-ceramic DC-link capacitor assembly (i.e., sized according to the small-signal capacitance value) results in a  $\approx 11\,\%$  higher worst-case DC-link voltage ripple with respect to the design target of  $\Delta V_{\rm dc,pp,max}=10\,\%\cdot V_{\rm dc}=80\,\rm V$ . This further speaks to the importance of exploiting the large-signal  $C_{\rm eq}(\Delta V_{\rm pp})$  relation during the DC-link design phase, since the small-

signal capacitance value provided by the manufacturer may translate is significant undersizing of the DC-link capacitor, particularly for low  $\Delta V_{\rm dc,pp,max}$  targets.

#### VII. CONCLUSION

This paper has presented the comprehensive analysis, design and experimental assessment of a high power density full-ceramic DC-link capacitor for a 800~V~550~kVA~20~kHz electric vehicle (EV) drive inverter.

First, an overview of the most relevant capacitor technologies for inverter DC-link applications in automotive has been presented, including and comparing both film and ceramic technologies. In particular, the superior theoretical performance of PLZT ceramic capacitors in terms of volumetric/gravimetric capacitance and current densities have been highlighted in a preliminary performance comparison.

With the goal of providing a straightforward and generalized DC-link capacitor sizing procedure for three-phase inverters (and applicable to all kinds of voltage-source converters), analytical expressions of the DC-link RMS current and charge ripple stresses have been recalled and approximate capacitance sizing relations accounting for technology-specific frequency and temperature dependencies have been derived. Remarkably, the already prospected performance advantage offered by PLZT ceramic capacitors has been shown to rapidly and progressively widen for increasing values of switching frequency up to hundreds of kHz, suitable for future drive inverters with fast-switching semiconductor devices. Moreover, being the capacitance and current density ratios between film and PLZT ceramic technologies mostly independent of the selected voltage class, the identified performance benefits are applicable to all EV powertrain voltage levels (i.e., 200-1000 V).

To validate the underlying assumptions of the proposed sizing procedure and to gather additional information on the considered PLZT ceramic capacitor technology, a large-signal experimental characterization has been performed on a single capacitor sample. Other than validating the frequency dependence of the capacitor RMS current capability, this experimental characterization has allowed to obtain for the first

time the equivalent large-signal capacitance value as function of the amplitude of the excitation (i.e., the voltage ripple) and DC-bias voltage level, a crucial information that is not provided by the manufacturer.

The proposed DC-link sizing procedure has then been applied to the considered  $550\,\mathrm{kVA}$  EV drive inverter and a prototype of a full-ceramic DC-link capacitor assembly has been realized, demonstrating  $69\,\%$  (i.e.,  $\approx$  two thirds) lower volume and  $29\,\%$  (i.e.,  $\approx$  one third) lower weight than an equivalent film-based solution.

Finally, the peak-to-peak voltage ripple performance of the designed DC-link capacitor has been experimentally assessed exploiting a 800 V 550 kVA EV drive inverter prototype operating at 20 kHz. The results have demonstrated excellent agreement between measured and predicted ripple values, successfully validating the non-linear relation between equivalent large-signal capacitance and amplitude of the excitation (i.e., charge/voltage ripple).

Overall, this work has practically demonstrated the well anticipated disruptive performance of PLZT ceramic capacitor technology in high-voltage high-power three-phase EV drive inverters. Remarkably, the authors believe that the increased switching frequency operation unlocked by modern wide bandgap semiconductor devices (i.e., SiC, GaN) and the integration of the capacitor assembly through state-of-the-art manufacturing and dielectric molding techniques may potentially lead to a further performance leap in DC-link (and drive inverter system) power density.

### APPENDIX A CAPACITOR RMS CURRENT SCALING

The RMS current capability of a capacitor is defined by different factors (e.g., physical size, ESR, number of paralleled units, operating frequency, temperature), which can affect the capacitor thermal dissipation capability, the generated losses, or both.

A simplified electrical equivalent circuit of a generic capacitor is illustrated in Fig. 22(a), which indicates that the capacitor power losses can be expressed as

$$P = R_{\rm ESR}(f, T) I_{\rm RMS}^2, \tag{10}$$

where  $R_{\rm ESR}(f,T)$  is the frequency/temperature-dependent ESR and  $I_{\rm RMS}$  is the RMS current flowing through the capacitor itself. For simplicity of the analysis, a sinusoidal current with frequency f is assumed.

The capacitor losses must be dissipated towards the ambient, according to the simplified steady-state thermal equivalent circuit in Fig. 22(b). The heat flow leads to a rise of the capacitor temperature T with respect to the ambient temperature  $T_{\rm a}$ , expressed as

$$T - T_{\rm a} = P R_{\rm th}, \tag{11}$$

where  $R_{\rm th}$  is the thermal resistance of the capacitor towards the ambient. Therefore, the RMS current capability of the capacitor is obtained from (10) and (11) as:

$$I_{\rm RMS} = \sqrt{\frac{T - T_{\rm a}}{R_{\rm th} R_{\rm ESR}(f, T)}}.$$
 (12)



Fig. 22. Simplified (a) electrical equivalent circuit and (b) thermal equivalent circuit of a generic capacitor.

Assuming to parallel N capacitor units (i.e.,  $N=C/C^*$ ) and considering general frequency and temperature dependencies of the capacitor ESR (i.e.,  $R_{\rm ESR} \propto 1/f^{\alpha}$ ,  $R_{\rm ESR} \propto 1/[1+k(T-T_0)]^{\beta}$ , cf. Section II), the following scaling laws are obtained:

$$\begin{cases}
R_{\text{ESR}}(f,T) = R_{\text{ESR}}^*(f^*, T^*) \frac{C^*}{C} \left(\frac{f^*}{f}\right)^{\alpha} \left(\frac{1 + k(T^* - T_0)}{1 + k(T - T_0)}\right)^{\beta} \\
R_{\text{th}} = R_{\text{th}}^* \frac{C^*}{C}
\end{cases} (13)$$

where \* indicates the values related to a single capacitor unit operating in the conditions specified in the manufacturer's datasheet,  $\alpha \approx \beta \approx 0$  for film capacitors and  $\alpha \approx \beta \approx 1$  for PLZT ceramic capacitors.

Therefore, a comprehensive scaling law for the capacitor RMS current capability is obtained from (12) and (13), as

$$I_{\text{RMS}} = I_{\text{RMS}}^* \frac{C}{C^*} \left(\frac{f}{f^*}\right)^{\alpha/2} \left(\frac{1 + k(T - T_0)}{1 + k(T^* - T_0)}\right)^{\beta/2} \sqrt{\frac{T - T_a}{T^* - T_a^*}}.$$
(14)

It is worth noting that in inverter DC-link applications the capacitor RMS current includes several frequency components located around integer multiples of the switching frequency  $f_{\rm sw}$ . Nevertheless, a worst-case condition can be assumed by considering the complete RMS current stress applied at  $f_{\rm sw}$  (i.e., the lowest frequency component).

#### REFERENCES

- I. Husain, B. Ozpineci, M. S. Islam, E. Gurpinar, G.-J. Su, W. Yu, S. Chowdhury, L. Xue, D. Rahman, and R. Sahu, "Electric Drive Technology Trends, Challenges, and Opportunities for Future Electric Vehicles," *Proceedings of the IEEE*, vol. 109, no. 6, pp. 1039–1059, Jun. 2021
- [2] T. M. Jahns and H. Dai, "The Past, Present, and Future of Power Electronics Integration Technology in Motor Drives," CPSS Transactions on Power Electronics and Applications, vol. 2, no. 3, pp. 197–216, Sep. 2017.
- [3] J. Reimers, L. Dorn-Gomba, C. Mak, and A. Emadi, "Automotive Traction Inverters: Current Status and Future Trends," *IEEE Transactions on Vehicular Technology*, vol. 68, no. 4, pp. 3337–3350, Apr. 2019.
- [4] A. K. Morya, M. C. Gardner, B. Anvari, L. Liu, A. G. Yepes, J. Doval-Gandoy, and H. A. Toliyat, "Wide Bandgap Devices in AC Electric Drives: Opportunities and Challenges," *IEEE Transactions on Transportation Electrification*, vol. 5, no. 1, pp. 3–20, Mar. 2019.
- [5] A. Poorfakhraei, M. Narimani, and A. Emadi, "A Review of Multilevel Inverter Topologies in Electric Vehicles: Current Status and Future Trends," *IEEE Open Journal of Power Electronics*, pp. 155–170, 2021.
- [6] I. Aghabali, J. Bauman, P. J. Kollmeyer, Y. Wang, B. Bilgin, and A. Emadi, "800-V Electric Vehicle Powertrains: Review and Analysis of Benefits, Challenges, and Future Trends," *IEEE Transactions on Transportation Electrification*, vol. 7, no. 3, pp. 927–948, Sep. 2021.
- [7] D. Gerada, A. Mebarki, N. L. Brown, C. Gerada, A. Cavagnino, and A. Boglietti, "High-Speed Electrical Machines: Technologies, Trends, and Developments," *IEEE Transactions on Industrial Electronics*, vol. 61, no. 6, pp. 2946–2959, Jun. 2014.

- [8] F. Savi, D. Barater, M. D. Nardo, M. Degano, C. Gerada, P. Wheeler, and G. Buticchi, "High-Speed Electric Drives: A Step Towards System Design," *IEEE Open Journal of the Industrial Electronics Society*, vol. 1, pp. 10–21, 2020.
- [9] D. Cittanti, V. Mallemaci, F. Mandrile, S. Rubino, R. Bojoi, and A. Boglietti, "PWM-Induced Losses in Electrical Machines: An Impedance-Based Estimation Method," in *International Conference on Electrical Machines* and Systems (ICEMS), Gyeongju, Korea, Oct. 2021, pp. 548–553.
- [10] J. Millán, P. Godignon, X. Perpiñà, A. Pérez-Tomás, and J. Rebollo, "A Survey of Wide Bandgap Power Semiconductor Devices," *IEEE Transactions on Power Electronics*, vol. 29, no. 5, pp. 2155–2163, May 2014
- [11] A. Bindra, "Wide-Bandgap-Based Power Devices: Reshaping the Power Electronics Landscape," *IEEE Power Electronics Magazine*, vol. 2, no. 1, pp. 42–47, Mar. 2015.
- [12] J. W. Kolar *et al.*, "Application of WBG Power Devices in Future 3-Φ Variable Speed Drive Inverter Systems "How to Handle a Double-Edged Sword"," in *IEEE International Electron Devices Meeting (IEDM)*, San Francisco, CA, USA, Dec. 2020, pp. 27.7.1–27.7.4.
- [13] D. Cittanti, M. Guacci, S. Mirić, R. Bojoi, and J. W. Kolar, "Comparative Evaluation of 800V DC-Link Three-Phase Two/Three-Level SiC Inverter Concepts for Next-Generation Variable Speed Drives," in *International Conference on Electrical Machines and Systems (ICEMS)*, Hamamatsu, Japan, Nov. 2020, pp. 1699–1704.
- [14] TDK, "CeraLink® Capacitors: Technical Guide," 2021.
- [15] S. Chowdhury, E. Gurpinar, and B. Ozpineci, "High-Energy Density Capacitors for Electric Vehicle Traction Inverters," in *IEEE Transportation Electrification Conference Expo (ITEC)*, Jun. 2020, pp. 644–650.
- [16] S. Chowdhury, E. Gurpinar, and B. Ozpineci, "Capacitor Technologies: Characterization, Selection, and Packaging for Next-Generation Power Electronics Applications," *IEEE Transactions on Transportation Electrification*, vol. 8, no. 2, pp. 2710–2720, Jun. 2022.
  [17] D. Menzi, D. Bortis, G. Zulauf, M. Heller, and J. W. Kolar, "Novel
- [17] D. Menzi, D. Bortis, G. Zulauf, M. Heller, and J. W. Kolar, "Novel iGSE-C Loss Modeling of X7R Ceramic Capacitors," *IEEE Transactions* on *Power Electronics*, vol. 35, no. 12, pp. 13367–13383, Dec. 2020.
- [18] D. Menzi, M. Heller, and J. W. Kolar, "GSE-Cx a New Normalized Steinmetz Model for Class II Multilayer Ceramic Capacitors," *IEEE Open Journal of Power Electronics*, vol. 2, pp. 138–144, 2021.
- [19] S. Coday and R. C. N. Pilawa-Podgurski, "Characterization and Modeling of Ceramic Capacitor Losses Under Large Signal Operating Conditions," *IEEE Open Journal of Power Electronics*, vol. 4, pp. 24–33, 2023.
- [20] D. Menzi, M. Heller, G. Kerridge, P. Marley, A. Ellmore, S. Ben-Yaakov, and J. W. Kolar, "iGSE-CD—An Electric-/Displacement-Field Related Steinmetz Model for Class II Multilayer Ceramic Capacitors Under Low-Frequency Large-Signal Excitation," *IEEE Open Journal of Power Electronics*, vol. 4, pp. 107–116, 2023.
- [21] D. Menzi, S. Ben-Yaakov, G. Zulauf, and J. W. Kolar, "ESR Modelling of Class II MLCC Large-Signal-Excitation Losses," *IEEE Transactions* on Power Electronics (Early Access), 2023.
- [22] Y. Jiang, B. Hu, Y. Shen, X. Ren, S. Sandler, S. Hofmann, and T. Long, "Loss Characterization and Modeling of Class II Multilayer Ceramic Capacitors: A Synergic Material-Microstructure-Device Approach," *IEEE Transactions on Power Electronics (Early Access)*, 2023.
- [23] M. Salcone and J. Bond, "Selecting Film Bus Link Capacitors for High Performance Inverter Applications," in *IEEE International Electric Machines and Drives Conference (IEMDC)*, May 2009, pp. 1692–1699.
- [24] H. Wen, W. Xiao, X. Wen, and P. Armstrong, "Analysis and Evaluation of DC-Link Capacitors for High-Power-Density Electric Vehicle Drive Systems," *IEEE Transactions on Vehicular Technology*, vol. 61, no. 7, pp. 2950–2964, Sep. 2012.
- [25] M. Uğur and O. Keysan, "DC Link Capacitor Optimization for Integrated Modular Motor Drives," in *IEEE International Symposium on Industrial Electronics (ISIE)*, Jun. 2017, pp. 263–270.
- [26] R. Alizadeh, M. Schupbach, T. Adamson, J. C. Balda, Y. Zhao, S. Long, K. Jung, C. R. Kharangate, M. Asheghi, and K. E. Goodson, "Busbar Design for Distributed DC-Link Capacitor Banks for Traction Applications," in *IEEE Energy Conversion Congress and Exposition* (ECCE), Sep. 2018, pp. 4810–4815.
- [27] D. Cittanti, F. Stella, E. Vico, C. Liu, J. Shen, G. Xiu, and R. Bojoi, "Analysis and Design of a High Power Density Full-Ceramic 900 V DC-Link Capacitor for a 550 kVA Electric Vehicle Drive Inverter," in International Power Electronics Conference (IPEC-ECCE Asia), May 2022, pp. 1144–1151.
- [28] J. Schnack, S. Brückner, H. Süncksen, U. Schümann, and R. Mallwitz, "Analysis and Optimization of Electrolytic Capacitor Technology for High-Frequency Integrated Inverter," *IEEE Transactions on Components*, Packaging and Manufacturing Technology, vol. 11, no. 6, pp. 999–1011, Jun. 2021.
- [29] TDK, "Film Capacitors: General Technical Information," 2018.
- [30] G. F. Engel, "Design and Materials of Antiferroelectric Capacitors for High Density Power Electronic Applications," in *International Conference* on *Integrated Power Electronics Systems (CIPS)*, Mar. 2016.

- [31] S. Schefler, M. Puff, M. Koini, and S. Weber, "Modelling an Anti-Ferroelectric Ceramic Capacitor for Time- and Frequency-Domain Simulations of Power Systems," in *International Exhibition and Conference* for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management (PCIM), May 2016.
- [32] D. Neumayr, D. Bortis, J. W. Kolar, M. Koini, and J. Konrad, "Comprehensive Large-Signal Performance Analysis of Ceramic Capacitors for Power Pulsation Buffers," in *IEEE Workshop on Control and Modeling for Power Electronics (COMPEL)*, Jun. 2016.
- [33] EPCOS, "PCC for Infineon HybridPack Drive (HP Drive)," 2016.
- [34] TDK, "CeraLink® Flex Assembly (FA) Series," 2019.
- [35] J. Kolar, H. Ertl, and F. C. Zach, "Calculation of the Passive and Active Component Stress of Three-Phase PWM Converter Systems with High Pulse Rate," in *European Conference on Power Electronics and Applications (EPE - ECCE Europe)*, vol. 3, Aachen, Germany, Oct. 1989, pp. 1303–1311.
- [36] M. Vujacic, M. Hammami, M. Srndovic, and G. Grandi, "Analysis of DC-Link Voltage Switching Ripple in Three-Phase PWM Inverters," *Energies*, vol. 11, no. 2, p. 471, Feb. 2018.
- [37] A. Hava, R. Kerkman, and T. Lipo, "Simple Analytical and Graphical Methods for Carrier-Based PWM-VSI Drives," *IEEE Transactions on Power Electronics*, vol. 14, no. 1, pp. 49–61, Jan. 1999.
- [38] TDK, "CeraLink® Low Profile (LP) Series," 2019.
- [39] F. Stella, E. Vico, D. Cittanti, C. Liu, J. Shen, and R. Bojoi, "Design and Testing of an Automotive Compliant 800V 550 kVA SiC Traction Inverter with Full-Ceramic DC-Link and EMI Filter," in *IEEE Energy* Conversion Congress and Exposition (ECCE), Oct. 2022.