# POLITECNICO DI TORINO Repository ISTITUZIONALE

Digital Multi-Loop Control of a 3-Level Rectifier for Electric Vehicle Ultra-Fast Battery Chargers

Original

Digital Multi-Loop Control of a 3-Level Rectifier for Electric Vehicle Ultra-Fast Battery Chargers / Cittanti, Davide; Gregorio, Matteo; Bojoi, Radu. - (2020), pp. 1-6. (Intervento presentato al convegno 2020 AEIT International Annual Conference (AEIT) tenutosi a Catania, Italy nel 23-25 Sept. 2020) [10.23919/AEIT50178.2020.9241196].

Availability: This version is available at: 11583/2850892 since: 2020-11-10T17:58:29Z

Publisher: IEEE

Published DOI:10.23919/AEIT50178.2020.9241196

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright IEEE postprint/Author's Accepted Manuscript

©2020 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works.

(Article begins on next page)

# Digital Multi-Loop Control of a 3-Level Rectifier for Electric Vehicle Ultra-Fast Battery Chargers

Davide Cittanti, Matteo Gregorio, Radu Bojoi Department of Energy "G. Ferraris" Politecnico di Torino Torino, Italy davide.cittanti@polito.it

Abstract—This paper proposes a digital multi-loop control strategy for a 3-level unidirectional rectifier specifically targeted to electric vehicle (EV) ultra-fast charging applications. The basic operation of a 3-level rectifier is described and the statespace model of the complete system is explained, with particular focus on the mid-point current generation process. By means of an appropriate modeling of the delays and the discretization introduced by the digital control implementation, four controllers (i.e. dq-currents, DC-link voltage and mid-point voltage balancing loops) are analytically designed in the continuous time domain with conventional techniques. Ultimately, the proposed controller design procedure is tested on a 50 kW, 20 kHz T-type rectifier, both in simulation and hardware-in-the-loop (HIL) environments, verifying the dynamical performance of all control loops.

*Index Terms*—digital control, 3-level rectifiers, active frontend (AFE), power factor corrector (PFC), electric vehicles (EV), ultra-fast charging (UFC), hardware-in-the-loop (HIL)

#### I. INTRODUCTION

As of today, electric vehicle (EV) DC ultra-fast charging (UFC) is considered one of the key missing links to EV mainstream adoption [1]. The basic structure of a state-of-the-art UFC connected to the low-voltage grid consists of two main converter stages [2], schematically represented in Fig. 1. The first stage is a grid-connected AC/DC converter with unity power factor correction (PFC) capabilities, also referred to as active front-end (AFE). The role of the AFE is to absorb the desired amount of power from the mains, while ensuring low distortion and harmonics in the input current. The second stage is a high-frequency isolated DC/DC converter, which provides galvanic isolation from the mains and controls the EV charging process by regulating the battery current. This work focuses only on the AFE stage.

Nowadays, 2-level inverters represent the most widespread solution for general active rectification, due to their simplicity and their intrinsic bidirectional capabilities. However, because of the 2-level output voltage waveform and the highvoltage rating of the semiconductor devices, this topology shows a limited trade-off between efficiency and powerdensity [3], which may be considered insufficient for UFC applications. Since DC fast charging only requires that the power flows from the grid to the vehicle, unidirectional 3-level rectifiers may represent a better alternative. The multi-level nature of these rectifiers allows to increase the switching frequency (adopting semiconductor devices with a lower voltage rating) and number of output voltage levels at the same time, enabling a drastic grid-side filter size reduction and thus enlarging the efficiency-to-power density performance envelope [3], [4].

Apart from the converter performance, the main requirements for a 3-level rectifier for battery charging may be summarized in (1) providing sinusoidal input current shaping (i.e. low distortion and harmonics), (2) controlling the DClink voltage according to the DC/DC converter optimal operating conditions, (3) minimizing third-harmonic voltage oscillations of the DC-link mid-point and (4) controlling the mid-point voltage deviation both in standard operating conditions and under unbalanced split loads [5]. All of these requirements must be ensured by a proper converter control with sufficient dynamical performance. In particular, point (1) must be tackled with both a high-bandwidth current control loop (to limit the low-frequency harmonics) and a suitable grid-side filter design (to attenuate the high-frequency harmonics) [6]. Requirements (2) and (4) are achieved by properly designing a DC-link voltage and a mid-point voltage balance loops, with high enough dynamics to ensure low voltage deviation under load or unbalance steps. Finally, point (3) is accomplished by an appropriate selection of the rectifier modulation strategy [7]-[9].

In recent years, due to the advent of powerful and lowcost digital signal processors (DSPs), the digital control implementation is becoming the de facto industry standard. The benefits of digital controllers are well known and mainly consist in excellent noise immunity, high degree of reproducibility and considerable flexibility, enabling the implementation of complex control strategies [10]. Nevertheless, the digital implementation is affected by limited computational capabilities and sampling, quantization and zero-order hold (ZOH) effects, which may have critical repercussions on the converter control.

Even though the small-signal modeling of unidirectional 3-level rectifiers has already been analyzed in literature [11], as of the authors' best knowledge a clear and exhaustive multi-loop control strategy and controller design procedure, taking into account the control delays and ZOH effects deriving from the digital implementation, has yet to be provided. This is especially true when considering the specific requirements of EV battery chargers, as in the present case.

Therefore, the goal of the paper is to provide a straightforward and effective controller design procedure for 3-phase 3-level unidirectional rectifiers intended for EV UFC ap-



Fig. 1. Ultra-fast EV battery charger schematic overview.



Fig. 2. Schematic of the considered system, composed of an ideal grid, a 3-phase 3-level unidirectional T-type rectifier and a current-source load.

plications. In particular, special attention is dedicated to the analysis and design of the DC-link capacitor voltage balancing control loop, since load unbalances may appear e.g. when the battery charger is built in a modular way, by connecting separate DC/DC units to the high-side and lowside DC-link capacitors [12].

This paper is structured as follows. In Section II the basic operation of 3-level rectifiers is described and the complete system state-space model is explained. In Section III the proposed multi-loop control structure is presented and all controllers are properly tuned according to derived analytical relations. In Section IV the dynamical performances of all control loops are tested both in simulation and hardware-inthe-loop (HIL) environments, validating the proposed controller design procedure. Finally, Section V summarizes and concludes this work.

## II. SYSTEM MODEL

The considered system is schematically illustrated in Fig. 2 and it is composed of a grid connected 3-level rectifier transferring power from the mains to a generic currentsource load. A T-type unidirectional rectifier is selected for demonstration purposes, however the present analysis is valid for all three-level unidirectional converter topologies. It is worth noting that no inner grid impedance and no AC-side filter are considered for simplicity reasons, nevertheless these elements do not have a substantial impact on the general control considerations, particularly when the filter is properly damped [6].

The system state variables are the currents flowing through the inductors  $i_{abc}$  and the DC-link capacitor voltages  $v_{pm}$  and  $v_{mn}$ . Due to the three-wire nature of the system (i.e. no neutral conductor available), only two currents are independent, given

$$i_{\rm a} + i_{\rm b} + i_{\rm c} = 0.$$
 (1)

Moreover, for reasons of convenience, the two voltage state variables are better expressed by

$$v_{\rm dc} = v_{\rm pn} + v_{\rm mn},\tag{2}$$

$$v_{\rm m} = v_{\rm pn} - v_{\rm mn},\tag{3}$$

where  $v_{dc}$  is the full DC-link voltage and  $v_m$  represents the mid-point voltage deviation from  $v_{dc}/2$ .

Adopting a synchronous dq reference frame aligned with the grid voltage peak u, it is possible to express the system state-space equations in a compact form, as

$$\begin{cases} L \frac{di_{\rm d}}{dt} = u - v_{\rm d} + \omega L i_{\rm q} \\ L \frac{di_{\rm q}}{dt} = -v_{\rm q} - \omega L i_{\rm d} \\ \frac{C_{\rm dc}}{2} \frac{dv_{\rm dc}}{dt} = \frac{i_{\rm p} - i_{\rm n}}{2} - I_{\rm o} \\ C_{\rm dc} \frac{dv_{\rm m}}{dt} = -i_{\rm m} \end{cases}$$

$$(4)$$

where  $v_{\rm d}$  and  $v_{\rm q}$  are the phase voltages applied by the rectifier in the dq reference frame. These relations are schematically represented by the equivalent circuits in Fig. 3. In order to solve system (4), the DC-side currents  $i_{\rm p}$ ,  $i_{\rm m}$  and  $i_{\rm n}$  (with  $i_{\rm p} + i_{\rm m} + i_{\rm n} = 0$ ) must be related to the state variables.

If balanced DC-link voltages are assumed, a first relation between AC-side and DC-side quantities is obtained as

$$P = v_{a}i_{a} + v_{b}i_{b} + v_{c}i_{c} =$$

$$= \frac{3}{2}(v_{d}i_{d} + v_{q}i_{q}) = \frac{1}{2}v_{dc}(i_{p} - i_{n}). \quad (5)$$

A second relation may be derived analysing of the midpoint current generation process. It is well documented in literature that this current is influenced by the zero-sequence (i.e. common-mode) voltage component  $v_o$  impressed at the AC-side [5]. This component does not affect the phase currents, however it modifies the distribution of the redundant switching states influencing the mid-point current local average value, expressed by

$$i_{\rm m} = \tau_{\rm a} i_{\rm a} + \tau_{\rm b} i_{\rm b} + \tau_{\rm c} i_{\rm c},\tag{6}$$

where  $\tau_x$  represents the relative ON-time of the mid-point switches:

$$\tau_{\rm x} = 1 - \frac{2}{v_{\rm dc}} |v_{\rm x} + v_{\rm o}|$$
 x = a, b, c. (7)

By substituting (7) in (6) and integrating over one-third of the fundamental period T (i.e. the DC-side current periodicity), the expression of the mid-point current periodical average is



Fig. 3. Equivalent circuits representing the system state-space equations: (a) d-axis current, (b) q-axis current, (c) DC-link voltage and (d) mid-point voltage.

obtained as

$$I_{\rm m} = \frac{3}{T} \int_{0}^{T/3} i_{\rm m} \, \mathrm{d}t = \frac{3}{T} \int_{0}^{T/3} \sum_{\rm x = a, b, c} \left( i_{\rm x} - \frac{2}{V_{\rm dc}} |v_{\rm x} + v_{\rm o}| i_{\rm x} \right) \mathrm{d}t. \quad (8)$$

Since unidirectional rectifiers can only apply leg voltage values with the same sign as the phase current, e.g.  $v_{\rm am} = 0$  when the mid-point switch is ON and  $v_{\rm am} = \operatorname{sign}(i_{\rm a}) v_{\rm dc}/2$  when the switch is OFF, the following relation is valid:

$$|v_{\rm xm}| i_{\rm x} = |v_{\rm x} + v_{\rm o}| i_{\rm x} = (v_{\rm x} + v_{\rm o}) |i_{\rm x}| \quad {\rm x = a, b, c.}$$
 (9)

Subdiving the zero-sequence voltage into a third-harmonic component  $v_{0,3}$  related to the selected modulation strategy and an additional component  $\delta v_0$  for control purposes, by substituting (9) in (8), the following expression is obtained:

$$I_{\rm m} = -\frac{6}{V_{\rm dc}T} \int_{0}^{T/3} \sum_{\rm x = a, b, c} (v_{\rm x} + v_{\rm o,3} + \delta v_{\rm o}) |i_{\rm x}| \, \mathrm{d}t = = -\frac{6}{V_{\rm dc}T} \int_{0}^{T/3} \delta v_{\rm o} \left(|i_{\rm a}| + |i_{\rm b}| + |i_{\rm c}|\right) \mathrm{d}t.$$
(10)

Equation (10) may estimate the average mid-point current generated by adding a constant  $\delta v_{\rm o}$  contribution to all phase voltage references. However, since the instantaneous zero-sequence voltage  $v_{\rm o}$  is dynamically limited along the fundamental period, the  $\delta v_{\rm o}$  effectively applied at the output is a function of time. This time-dependent limit is expressed by

$$\begin{cases} v_{\text{o,max}} = \min\left[\frac{V_{\text{dc}}}{4}\left(\text{sign}(i_{\text{x}})+1\right)-v_{\text{x}}\right] \\ v_{\text{o,min}} = \max\left[\frac{V_{\text{dc}}}{4}\left(\text{sign}(i_{\text{x}})-1\right)-v_{\text{x}}\right] \end{cases} \quad \text{x = a, b, c.} \end{cases}$$
(11)

The zero-sequence voltage injection limits are illustrated in Fig. 4, where an increase in the DC-link voltage value is shown to widen the feasible injection region. Due to these restrictions and considering unity power factor, the shape of the applied  $\delta v_o$  depends on the modulation index and the adopted modulation strategy. Nevertheless, since the midpoint voltage control loop must be designed in the worst-case



Fig. 4. Zero-sequence voltage limits for  $V_{\rm dc}$  = 650 V (a) and  $V_{\rm dc}$  = 800 V (b), considering a mains voltage of 400 V line-to-line (i.e. European grid).



Fig. 5. Mid-point current periodical average for  $V_{\rm dc} = 650$  V (a) and  $V_{\rm dc} = 800$  V (b). Results obtained with sinusoidal modulation (SPWM) and zero mid-point current modulation (ZMPCPWM) are compared to expression (12).

condition (i.e. for maximum open-loop gain), the maximum mid-point current value is of practical interest. Therefore, neglecting the zero-sequence voltage limits, (10) can be solved, obtaining

$$I_{\rm m} \approx -\frac{12}{\pi} \frac{i_{\rm d}}{v_{\rm dc}} \delta v_{\rm o}, \qquad (12)$$

which is an algebraic expression and represents the last relation to practically solve system (4).

It is worth mentioning that equation (12) maintains validity for sufficiently low values of injected  $\delta v_{o}$ . This validity is broadened if a zero-sequence third-harmonic component  $v_{3,o}$  is added to the reference signals. A comparison between the average mid-point current obtained with sinusoidal modulation (SPWM), zero mid-point current modulation (ZMPCPWM) and expression (12) is reported in Fig. 5. ZMPCPWM is adopted in this work, because of the benefits reported in [9].

# III. CONTROLLER DESIGN

This work considers a 50 kW T-type rectifier switching at 20 kHz, connected to the European low-voltage grid (i.e. 50 Hz, 400 V line-to-line). The converter DC-link voltage can be varied between 650 V and 800 V, in order to narrow the voltage regulation range of the following DC/DC conversion stage. The main parameter values are  $L = 150 \,\mu\text{H}$  and  $C_{\rm dc} = 4080 \,\mu\text{F}$ .

A multi-loop control scheme is implemented in digital form, including the DC-link voltage loop, the mid-point voltage balancing loop and the phase current loops in the dq frame, as illustrated in Fig. 6. A standard voltage-oriented control is adopted, synchronizing the *d*-axis of the rotating dq frame with the peak of the phase voltages measured at the point of common coupling (PCC): the synchronization process is obtained by means of a PLL [13].

#### A. Phase Current Control Loops

The current control is implemented in the dq frame to achieve zero steady-state reference tracking error and high disturbance rejection capabilities. All three phase currents  $i_{a}$ ,  $i_{b}$  and  $i_{c}$  are measured for redundancy reasons, as only two of them are independent, enabling better measurement offset and gain compensations. The *d*-axis current reference  $i_{d}^{*}$  is provided by the outer DC-link voltage control loop, while the *q*-axis current reference  $i_{q}^{*}$  is set to 0 to ensure unity power factor operation.



Fig. 6. Simplified schematic of the converter control, including the DC-link voltage loop, the mid-point voltage loop and the dq current loops.

The digital sampling and update is performed once per switching period (i.e. at 20 kHz), however the current feedback values are obtained with an oversampling and averaging process, in order to improve the measurement reliability and thus the control performance around the current zerocrossings, i.e. when discontinuous conduction mode is encountered.

To correctly design the current regulators, the system delays introduced by the digital controller implementation must be taken into account, since each delay reduces the achievable control bandwidth and/or decreases the closedloop stability margin [14]. The first delay component is generated by the current oversampling and averaging process, which results in a moving-average delay of  $T_s/2$  (where  $T_s$ is the sampling period). The second component is directly related to the digital processing, which introduces a one sampling period delay  $T_{\rm s}$  between the measured quantities and the control signal output. Finally, the third component is linked to the PWM modulator, which yields a ZOH effect of one sampling period. Even though the ZOH transfer function is not a pure delay, if the control bandwidth is sufficiently lower than the Nyquist frequency, it may be treated as such (i.e. a  $T_{\rm s}/2$  delay). Overall, a total delay of  $2T_{\rm s}$  results in

$$G_{\rm d}(s) = e^{-s2T_{\rm s}} \approx \frac{1 - sT_{\rm s}}{1 + sT_{\rm s}},$$
 (13)

where a first-order Padè approximation has been adopted to rationalize the exponential transfer function.

By disregarding the disturbance components, the plant transfer functions of the dq currents are derived from (4):

$$G_{\rm p,i}(s) = \frac{i_{\rm d}(s)}{v_{\rm d}(s)} = \frac{i_{\rm q}(s)}{v_{\rm q}(s)} = \frac{1}{sL}.$$
 (14)

Even though the integral nature of the plant would ensure a zero steady-state tracking error with a proportional regulator, a proportional-integral (PI) controller is here adopted to achieve better disturbance rejection capabilities, particularly needed to counteract the current distortion around the current zero crossings. The controller transfer function is therefore

$$G_{\rm c,i}(s) = k_{\rm P,i} + \frac{k_{\rm I,i}}{s}.$$
 (15)

To unburden the integral part of the PI regulator and achieve better dynamical performance, the phase voltages and the current cross-coupling terms are fed forward. The complete current closed-loop control schematic is illustrated in Fig. 7.

Since simplified rational transfer functions have been derived for every subsystem block, a straightforward open-loop transfer function expression is obtained. Therefore, the PI regulators may be tuned employing conventional techniques in the continuous time domain. In the present work, a phasemargin criteria is adopted. If the zero of the PI regulator  $\omega_{z,i}$ is located sufficiently below the cross-over frequency  $\omega_{c,i}$ , the following relation holds:

$$\omega_{\rm c,i} \approx \frac{1}{T_{\rm s}} \bigg[ -\tan(m_{\varphi}) + \sqrt{1 + \tan^2(m_{\varphi})} \bigg], \qquad (16)$$

where  $m_{\varphi}$  is the desired open-loop phase margin. Therefore:

$$\begin{cases} k_{\mathrm{P,i}} = \omega_{\mathrm{c,i}} L\\ k_{\mathrm{I,i}} = \omega_{\mathrm{z,i}} k_{\mathrm{P,i}} \end{cases}$$
(17)

If a  $60^{\circ}$  phase margin is considered, an open-loop cross-over frequency of 850 Hz is obtained, which roughly corresponds to the closed-loop control bandwidth. The PI zero is positioned at one-fifth of this frequency, to improve the disturbance rejection capabilities of the control loop meanwhile ensuring minimum impact on the phase margin.

# B. DC-Link Voltage Control Loop

In this battery charger, the AFE DC-link voltage must be controlled according to an optimal reference level provided by the subsequent DC/DC stage. This control loop acts on the d current reference, adjusting the active power absorbed from the mains, in order to balance the load power and regulate the DC-link voltage. Assuming the load current as a disturbance component and  $i_q = i_q^* = 0$  for unity power factor operation, the plant transfer function is derived from (4) and (5):

$$G_{\rm p,v}(s) = \frac{v_{\rm dc}(s)}{i_{\rm d}(s)} = \frac{3}{2} \frac{v_{\rm d}}{v_{\rm dc}} \frac{2}{sC_{\rm dc}}.$$
 (18)

Since  $G_{p,v}$  depends on  $v_{dc}$ , the transfer function is non-linear. Nevertheless, this non-linearity is compensated by control means, multiplying the regulator output with the measured DC-link voltage.

A PI regulator is selected to improve the load disturbance rejection capabilities of the controller, since the load current is generally not known and cannot be fed forward. If the cross-over frequency of the voltage control loop  $\omega_{c,v}$  is set sufficiently lower than the bandwidth of the current control loop  $\omega_{c,i}$ , the dynamics of the outer and inner loops do not interfere with each other. Therefore,  $\omega_{c,v}$  is set to  $\omega_{c,i}/10$ ,



Fig. 7. Complete schematic overview of the  $i_d$  and  $i_q$  current control loops.



Fig. 8. Complete schematic overview of the  $v_{\rm dc}$  voltage control loop.

resulting in a 85 Hz open-loop cross-over frequency. The regulator parameters are derived as

$$\begin{cases} k_{\rm P,v} = \omega_{\rm c,v} C_{\rm dc}/2 \\ k_{\rm I,v} = \omega_{\rm z,v} k_{\rm P,v} \end{cases}$$
(19)

where the PI zero is set to  $\omega_{z,v} = \omega_{c,v}/2$ . The complete DC-link voltage control schematic is illustrated in Fig. 8.

# C. DC-Link Mid-Point Voltage Balancing Loop

Since a voltage unbalance between the split DC-link capacitors may appear in normal operating conditions (e.g. due to device and control non-idealities) or in unbalanced load conditions (e.g. if separate DC/DC units are connected to the upper and lower DC-link halves as in [12]) a voltage balancing loop is required in 3-level inverters/rectifiers. The DC-link mid-point voltage control is achieved by acting on the common-mode voltage injection level, which modifies the mid-point current periodical average, as explained in Section II. As the zero-sequence voltage has no effects on the AC-side currents or on the power transfer, in a first approximation the mid-point voltage loop does not interfere with the other control loops. The plant transfer function is thus derived from (4) and (12):

$$G_{\rm p,b}(s) = \frac{v_{\rm m}(s)}{\delta v_{\rm o}(s)} = -\frac{12}{\pi} \frac{i_{\rm d}}{v_{\rm dc}} \frac{1}{sC_{\rm dc}}$$
(20)

Since  $G_{p,b}$  depends on other state variables, these are actively compensated in the forward loop to maintain stable controller dynamics for all operating conditions.

As the mid-point voltage is generally characterized by a 150 Hz ripple component with an amplitude dependent on the modulation strategy [9], the balancing loop crossover frequency  $\omega_{c,b}$  is set one decade lower (i.e. 15 Hz). To achieve improved dynamical performance, a PI controller is adopted and its zero is set to  $\omega_{z,b} = \omega_{c,b}/2$ :

$$\begin{cases} k_{\rm P,b} = \omega_{\rm c,b} C_{\rm dc} \\ k_{\rm I,b} = \omega_{\rm z,b} k_{\rm P,b} \end{cases}$$
(21)

The complete mid-point voltage balancing schematic is illustrated in Fig. 9.

#### IV. SIMULATION AND EXPERIMENTAL RESULTS

A system simulation is set up in PLECS environment, adopting a custom C-code script for the control strategy implementation. To accurately simulate the discretized nature of digital systems, the control execution is triggered once every sampling period  $T_{\rm s}$  (i.e.  $f_{\rm s} = 20 \,\rm kHz$ ), while the control outputs are made available at the next trigger instant. As a further note, the current oversampling and averaging process operates with 32 samples per period.

To verify the small-signal behavior of the designed control loops, all closed-loop transfer functions are obtained by



Fig. 9. Complete schematic overview of the  $v_{\rm m}$  voltage control loop.

simulation. The results are illustrated in Fig. 10, where they are compared with the corresponding analytical transfer functions derived from Section III. An excellent match between simulated and analytically-derived expressions is observed for all control loops, providing a first validation of the proposed controller design procedure.

To test the system stationary operation and its largesignal dynamical response, a HIL environment is set up, consisting of a PLECS RT Box, simulating the AFE system of Fig. 2 in real-time ( $3\mu$ s update time), and a customized STM32G474VE microcontroller unit (MCU) board, which implements the multi-loop control at 20 kHz and provides the switching signals to the emulated converter.

The measured HIL phase and mid-point current waveforms with  $i_d^* = 100 \text{ A}$  are reported in Fig. 11(a). The impact of the integral part of the PI controller is demonstrated by observing the currents generated with a purely proportional regulator in



Fig. 10. Analytically derived and simulated closed-loop transfer functions of the  $i_{dq}$  current control loop (a), the  $v_{dc}$  voltage control loop (b) and the  $v_{m}$  voltage control loop (c).



Fig. 11. HIL phase and mid-point current waveforms in stationary operating conditions (I = 100 A), with a PI regulator (a) and with a P regulator (b).

Fig. 11(b). In this case, a high distortion around the current zero crossings is present, since the low-frequency gain of the current control loop is insufficient. Moreover, the mid-point  $i_{\rm m}$  current shows an effective zero local average (i.e. due to ZMPCPWM) only when the PI is adopted.

Fig. 12(a) shows the  $i_d$  control loop response to a reference step from 50 A to 100 A, resulting in a rise-time of 0.3 ms and  $a \approx 35\%$  overshoot. It is worth noting that  $i_d$  is discretized in time, since it is calculated once per control period (i.e. 50 µs), and it is measured at the output of one of the MCU 12 bit digital-to-analog converters (DAC), hence it is rescaled. A substantial noise is visible, due to the small voltage scale of the DAC output (0 - 3.3 V).

The main dynamical requirement of the DC-link voltage control loop is to minimize the voltage drop following a load step. The closed-loop response to a load step from 50 % to 100 % of the rated load is reported in Fig. 12(b). A maximum voltage drop of  $\approx 25 \text{ V}$  is observed, mostly counteracted by the integral part of the controller.

Ultimately, the dynamical performance of the mid-point voltage balancing control loop is illustrated in Fig. 12(c), where the loop response to a voltage unbalance of 50 V is shown, resulting in a rise-time of 18 ms and a 20 % overshoot.

Due to the close correspondence between analytical and HIL waveforms, the multi-loop control strategy and controller design procedure can be considered successfully verified.



Fig. 12. HIL measured *d*-axis current response to a reference step (a), DC-link voltage response to an output load step (b) and mid-point voltage response to a reference step (c).  $t_{step}$  indicates the step time instant.

#### V. CONCLUSION

This work has presented a digital multi-loop control strategy for a 3-level unidirecitonal rectifier targeting EV UFC applications. The system state-space model has been derived and exploited to analytically design and tune the loop controllers (i.e.  $i_d$ ,  $i_q$ ,  $v_{dc}$  and  $v_m$ ). The dynamical performances of each loop have been verified by means of simulation and HIL implementation, including the analysis of the closedloop small-signal transfer function in the frequency domain and the large-signal step-response in the time domain.

#### REFERENCES

- H. Tu, H. Feng, S. Srdic, and S. Lukic, "Extreme fast charging of electric vehicles: a technology overview," *IEEE Transactions on Transportation Electrification*, vol. 5, no. 4, pp. 861–878, Dec. 2019.
- Transportation Electrification, vol. 5, no. 4, pp. 861–878, Dec. 2019.
   M. Yilmaz and P. T. Krein, "Review of battery charger topologies, charging power levels, and infrastructure for plug-in electric and hybrid vehicles," *IEEE Transactions on Power Electronics*, vol. 28, no. 5, pp. 2151–2169, May 2013.
- [3] R. Teichmann and S. Bernet, "A comparison of three-level converters versus two-level converters for low-voltage drives, traction, and utility applications," *IEEE Transactions on Industry Applications*, vol. 41, no. 3, pp. 855–865, May 2005.
- [4] M. Schweizer and J. W. Kolar, "Design and implementation of a highly efficient three-level T-type converter for low-voltage applications," *IEEE Transactions on Power Electronics*, vol. 28, no. 2, pp. 899–907, Feb. 2013.
- [5] J. Kolar, U. Drofenik, and F. Zach, "Current handling capability of the neutral point of a three-phase/switch/level boost-type PWM (VI-ENNA) rectifier," in *Proc. of the 27th Annual IEEE Power Electronics Specialists Conference*, vol. 2, Baveno, Italy, 1996, pp. 1329–1336.
- [6] D. Cittanti, F. Mandrile, and R. Bojoi, "Optimal design of grid-side LCL filters for electric vehicle ultra-fast battery chargers," in press.
- [7] S. Ogasawara and H. Akagi, "Analysis of variation of neutral point potential in neutral-point-clamped voltage source PWM inverters," in *Proc. of the IEEE Industry Applications Conference 28th IAS Annual Meeting*, Toronto, Ontario, Canada, 1993, pp. 965–970.
  [8] J. W. Kolar, U. Drofenik, and F. C. Zach, "On the interdependence
- [8] J. W. Kolar, U. Drofenik, and F. C. Zach, "On the interdependence of AC-side and DC-side optimum control of three-phase neutral-pointclamped (three-level) PWM rectifier systems," in *Proc. of the International Power Electronics and Motion Control Conference (PEMC)*, Budapest, Hungary, Sep. 1996.
- [9] D. Cittanti and R. Bojoi, "Modulation strategy assessment for 3level unidirectional rectifiers in electric vehicle ultra-fast charging applications," submitted for publication.
- [10] C. Buccella, C. Cecati, and H. Latafat, "Digital control of power converters — a survey," *IEEE Transactions on Industrial Informatics*, vol. 8, no. 3, pp. 437–447, Aug. 2012.
- [11] Rixin Lai, Fei Wang, R. Burgos, D. Boroyevich, Dong Jiang, and Di Zhang, "Average modeling and control design for VIENNA-type rectifiers considering the DC-link voltage balance," *IEEE Transactions* on Power Electronics, vol. 24, no. 11, pp. 2509–2522, Nov. 2009.
- [12] D. Cittanti, E. Vico, F. Mandrile, M. Gregorio, and R. Bojoi, "Iterative design of a 60 kW all-Si modular LLC converter for electric vehicle ultra-fast charging," submitted for publication.
- [13] F. Blaabjerg, R. Teodorescu, M. Liserre, and A. Timbus, "Overview of control and grid synchronization for distributed power generation systems," *IEEE Transactions on Industrial Electronics*, vol. 53, no. 5, pp. 1398–1409, Oct. 2006.
- [14] V. Blasko, V. Kaura, and W. Niewiadomski, "Sampling of discontinuous voltage and current signals in electrical drives: a system approach," in *Proc. of the IEEE Industry Applications Conference 32nd IAS Annual Meeting*, vol. 1, New Orleans, LA, USA, Oct. 1997, pp. 682– 689 vol.1.