## POLITECNICO DI TORINO Repository ISTITUZIONALE #### Limit Cycle-Free Digitally Controlled DC-DC Converters based on Dyadic Digital PWM #### Original Limit Cycle-Free Digitally Controlled DC-DC Converters based on Dyadic Digital PWM / Crovetti, Paolo S.; Usmonov, Maksudjon; Musolino, Francesco; Gregoretti, Francesco. - In: IEEE TRANSACTIONS ON POWER ELECTRONICS. - ISSN 0885-8993. - STAMPA. - (2020). [10.1109/TPEL.2020.2978696] Availability: This version is available at: 11583/2806472 since: 2022-01-20T09:48:24Z Publisher: IEEE Published DOI:10.1109/TPEL.2020.2978696 Terms of use: This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository Publisher copyright IEEE postprint/Author's Accepted Manuscript ©2020 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works. (Article begins on next page) # Limit Cycle-Free Digitally Controlled DC-DC Converters based on Dyadic Digital PWM Paolo S. Crovetti, *Member, IEEE*, Maksudjon Usmonov, *Student Member, IEEE*, Francesco Musolino, *Member, IEEE*, and Francesco Gregoretti, *Member, IEEE* Abstract—Quantization-induced limit cycle oscillations (LCOs) in digitally controlled DC-DC converters are addressed in this paper. The novel Dyadic Digital PWM (DDPWM) is proposed to increase the effective pulse-width-modulator (PWM) resolution, as required for LCO-free operation, at low cost, without sacrificing DC accuracy and with no detrimental effects on the ripple voltage. Experimental results on a synchronous buck validate the approach highlighting effective LCOs suppression and DC accuracy enhancement at 5X reduced peak output voltage ripple and up to 16dB lower-frequency harmonic component reduction compared to thermometric dithering for the same resolution increase. Index Terms—Limit Cycle Oscillations, Dyadic Digital Pulse Width Modulation (DDPWM), Dyadic Digital Pulse Modulation (DDPM), Dithering, High Resolution PWM, Digital Control of Power Converters #### I. INTRODUCTION Digital control of electronic power converters presents several key advantages compared to traditional analog control [1], [2], since it enables much simpler implementation of advanced algorithms, low sensitivity to component tolerances, full hardware reconfigurability, high flexibility/design reuse and reduced time-to-market [3]–[8], which ultimately reduce costs and make digital control the preferred choice in most application domains. In spite of the above unquestionable advantages, the accuracy and the transient response of digital power converters can be impaired by their inherent quantization [9], which may also lead to unwanted low-frequency limit-cycle oscillations (LCOs) [10], [11], not found in analog controlled converters. These issues are in great part related to the limited resolution of the digital pulse width modulator (DPWM), which is therefore very critical. Unfortunately, in a standard countercomparator DPWM, the duty cycle resolution is proportional to the system clock cycle and inversely proportional to the switching frequency. As a consequence, high DPWM resolution is traded off with the counter clock frequency and hence with power consumption [2] and the problem is exacerbated at high switching frequencies, which are enabled by advanced Manuscript received xx 2019; revised xx, 2019. This paper was presented in part at the *IEEE Energy Conversion Congress and Exposition (ECCE)*, Baltimore, MD, USA, September 29 - October 3, 2019, with the title "Suppression of Quantization-Induced Limit Cycles in Digitally Controlled DC-DC Converters by Dyadic Digital Pulse Width Modulation". Paolo S. Crovetti, Maksudjon Usmonov, Francesco Musolino and Francesco Gregoretti are with the Department of Electronics and Telecommunications (DET), Politecnico di Torino, corso Duca degli Abruzzi, 24, I-10129 Torino (Italy) e-mail: {paolo.crovetti, maksudjon.usmonov, francesco.musolino, francesco.gregoretti}@polito.it. semiconductors (SiC, GaN) and are highly desirable to reduce the size of passive elements and hence to increase power density [12], [13]. In this scenario, specific techniques for DPWM resolution enhancement have been proposed at the hardware level and alternative approaches for high-resolution, LCO-free DPWMs have been the subject of extensive research [9]–[11], [14], [15]. Most of the proposed solutions, however, result either in a degraded DC accuracy and/or in an increased cost and complexity. Ring oscillators and delay-line based high-resolution DPWM modulators, in particular, achieve sub-clock cycle resolution by employing a set of delay elements, require a large silicon area and their performance is strongly dependent on supply, temperature and manufacturing process variations [16]–[21]. Hybrid architectures, which combine together the counter and the delay-line approaches, result in reduced occupied area even though they have the same sensitivity from environmental and implementation parameters of previous solutions [22], [23]. The DPWM resolution, in addition, can be enhanced also with other hardware based techniques among which the multiphase pulse width modulators and interleaved converters should be cited [24], [25]. In order to enhance the DPWM resolution without increasing the digital clock rate, digital techniques consisting in the variation of the duty cycle of one LSB over pre-defined dithering patterns have been proposed so that to control the average duty cycle with a sub-LSB resolution [10], [26], [27]. Dithering is inexpensive and amenable of a simple digital implementation, but unfortunately it may introduce noise at switching frequency sub-harmonics, which cannot be properly rejected by the converter output filter and generally leads to relevant sub-switching frequency output ripple. Among dithering methods, the Sigma-delta ( $\Sigma\Delta$ ) DPWM techniques have proven to be effective to increase resolution, but they operate at slow conversion speed and the feedback loop nonlinearity is responsible for the generation of low frequency idle tones inducing additional ripple in the output voltage [28]–[32]. More recently, the Dyadic Digital PWM (DDPWM) technique, based on the Dyadic Digital Pulse Modulation (DDPM) [33]–[35] has been proposed in [36] as a systematic approach to achieve accurate, LCO-free operation in a digital power converter at negligible cost and design effort. In this paper, more insight into the frequency- and time-domain characteristics of the new DDPWM technique in open-loop and closed-loop power converters is provided both analytically and by extensive experimental validation, which reveal increased digital power converter resolution with reduced output voltage ripple and no transient response degradation. The paper has the following structure: in Section II, the role played by the DPWM resolution in the onset of LCOs in digitally controlled power converters is revised and the conventional thermometric dithering technique is introduced. In Section III, the high resolution DDPWM technique is proposed starting from the DDPM technique in [33] and the advantages in terms of spectral and time domain characteristics compared to the thermometric dithering are highlighted in Section IV. The results presented in Section III and Section IV are experimentally validated in Section V with reference to a synchronous buck converter digitally controlled by a specifically designed Field Programmable Gate Array (FPGA)-based test setup. Experimental results highlight effective LCOs suppression and DC accuracy enhancement at 5X reduced output voltage ripple compared to thermometric dithering at the same resolution and with no transient performance degradation. Finally, in Section VI, some concluding remarks are drawn. #### II. ONSET OF LIMIT CYCLE OSCILLATIONS A synchronous buck DC-DC converter operated at $f_{\rm s}=1/T_{\rm s}$ switching frequency with a digital proportional, integral, derivative (PID) compensator, whose block diagram is reported in Fig.1, is considered in the following to discuss the onset of quantization-induced LCOs and then to introduce the proposed LCO-free operation technique. With reference to Fig.1, the output voltage $v_{\rm O}(t)$ of the buck is converted into a digital stream $v_{\rm s}[k] = v_{\rm O}(kT_{\rm s})$ by an analog-to-digital converter (ADC) at $1/T_{\rm s}$ sample rate with a resolution: $$q_{\rm ADC} = \frac{V_{\rm FS}}{2^{N_{\rm ADC}}},\tag{1}$$ where $[0,V_{\rm FS}]$ is the ADC input range and $N_{\rm ADC}$ is the number of bits of the converter. The digital error signal, $e[k] = v_{\rm REF} - v_{\rm s}[k]$ , where $v_{\rm REF}$ is the constant digital reference, is fed to the PID compensator, which drives a DPWM modulator clocked at the $f_{\rm clk} = 1/T_{\rm clk}$ . Since both the switching period $T_{\rm s} = KT_{\rm clk}$ and the active period $T_{\rm ON} = HT_{\rm clk}$ ( $H,K \in \mathbb{N}$ ) are constrained to be integer multiples of $T_{\rm clk}$ , the duty cycle turns out to be quantized over $K = T_{\rm s}/T_{\rm clk}$ levels, resulting in a DC output voltage resolution $$q_{\rm DPWM} = V_{\rm IN} \frac{T_{\rm clk}}{T_{\rm s}} = \frac{V_{\rm IN}}{K}$$ (2) being $V_{\rm IN}$ the input voltage. Based on [10], a sufficient condition for LCO-free operation is achieved when the following requirements are met at the same time: - 1) the Nyquist stability criterium under large-signal conditions is respected; - 2) the integral control coefficient is not zero; - 3) the ADC quantization bin is larger than the LSB of the DPWM, so that at least one of the quantized DC output Fig. 1. Digitally controlled synchronous buck DC-DC converter with PID compensator. voltages $n/K \cdot V_{\rm IN}$ at fixed duty cycle n/K falls in the zero-error bin of the controller, i.e. $$q_{\text{ADC}} > q_{\text{DPWM}}.$$ (3) Such conditions are therefore normally taken as LCO-free design criteria. While the first two requirements can be met by design with convenient PID coefficients, (3) is related just to the resolution of the ADC ( $q_{\rm ADC}$ ) and of the DPWM ( $q_{\rm DPWM}$ ) [8]. Assuming, for the sake of simplicity, that $V_{\rm IN}$ matches the input swing of ADC and replacing the expressions of $q_{\rm DPWM}$ and $q_{\rm ADC}$ from (2) and (1) in (3), the last condition for LCO-free operation requires that: $$2^{-N_{\rm ADC}} = \frac{q_{\rm ADC}}{V_{\rm IN}} > \frac{1}{K} = \frac{f_{\rm s}}{f_{\rm clk}}.$$ (4) Meeting (4) results in a stringent tradeoff between $f_{\rm s}$ , $f_{\rm clk}$ and $N_{\rm ADC}$ , which limits the DC accuracy of the buck converter at high switching frequency $f_{\rm s}$ for a given digital clock frequency $f_{\rm clk}$ and/or imposes operation at inconveniently high clock frequency $f_{\rm clk}$ to achieve a target static accuracy at high switching frequency $f_{\rm s}$ . For example, for a $f_{\rm clk}=5{\rm MHz}$ system clock and a $f_{\rm s}=100{\rm kHz}$ switching frequency, the resolution of the ADC, and hence the DC accuracy of the converter, is limited by (4) to 5 bits or less, which is not acceptable for most practical purposes. Conversely, operating at switching frequencies in the 10MHz range, which are enabled by emerging GaN and SiC power semiconductors, a DC accuracy equivalent to $N_{\rm ADC}=8$ bit or more requires impractically high digital clock frequencies exceeding 2GHz. #### A. High Resolution PWM Techniques Adopting the thermometric dithering approach illustrated in Fig.2 to increase the DPWM resolution, the digitally quantized duty cycle is $(n+1)/2^N$ in the first m switching periods of a $2^M$ dithering pattern and $n/2^N$ in the remaining periods, so that an average duty cycle $(n \cdot 2^M + m)/2^{N+M}$ quantized over N+M bits can be achieved, thus increasing the effective DPWM resolution by M bits. As mentioned in the Fig. 2. High resolution DPWM by thermometric duty cycle dithering over $2^{\hat{M}}$ switching periods. Introduction, this technique may introduce noise at switching frequency sub-harmonics. While empirically optimized dithering patterns [10] and $\Sigma\Delta$ modulation can be adopted to mitigate these issues, the new, deterministic, DDPWM approach is proposed in this paper to achieve resolution enhancement at lower ripple and dynamic performance degradation compared to thermometric dithering. ### III. HIGH RESOLUTION DYADIC DIGITAL PULSE WIDTH MODULATION (DDPWM) The DDPWM adopted in this paper to overcome the limitations of previous dithering techniques is based on the DDPM introduced in [33] and illustrated in the following with reference to Fig.3. #### A. Dyadic Digital Pulse Modulation (DDPM) The DDPM modulation associates to any binary number m, represented on M bits in terms of its binary digits $b_i \in \{0,1\}$ , $i=0\ldots M-1$ as $$m = \sum_{i=0}^{M-1} b_i 2^i,$$ the $2^M$ bit long digital stream $$\Sigma_m(t) = \sum_{i=0}^{M-1} b_i S_i(t) \quad 0 < t < T_0$$ (5) obtained by superposition of the dyadic basis signals $S_i(t)$ for i=0...M-1, which include exactly $2^i$ digital "ones" separated by $2^{M-i}-1$ digital "zeros", arranged so that to Fig. 3. Dyadic Digital Pulse Modulation (DDPM) [33]: a) DDPM pattern, b) DDPM modulator hardware, c) envelope of the spectra of the different 4096 DDPM patterns at 12-bit resolution , d) spectral envelope as in c) after first-order filtering. be orthogonal (i.e. $S_i(t) \cdot S_j(t) = 0 \ \forall i \neq j$ ) as illustrated in Fig.3a. Since "one" pulses in a dyadic basis signal $S_i(t)$ are exactly $2^i$ and are non-overlapping, it follows that $\Sigma_m(t)$ includes a number of "one" pulses equal to m and has a mean value of $(m/2^M)V_{\rm IN}$ . Moreover, following [33], the spectrum of the DDPM signal in (5) can be expressed as $$X_m^{\text{DDPM}}(f) = \sum_{k=-\infty}^{+\infty} a_k c_{k,m} \delta(f - k f_0)$$ (6) Fig. 4. N+M bit Dyadic Digital Pulse Width Modulation (DDPWM) technique to increase the effective resolution of N bit DPWM to N+M bits by M-bit DDPM dithering over $2^M$ periods. where $f_0 = 1/T_0$ , $$a_k = \frac{1}{2^M} \operatorname{sinc}\left(\frac{k}{2^M}\right) e^{-\frac{jk\pi}{2^M}} \tag{7}$$ and $$c_{k,m} = \sum_{i=0}^{M-1} b_{i,m} 2^{i} \sum_{n=0}^{2^{M-i}-1} (-1)^{p} \delta\left[k - 2^{i}p\right]$$ (8) $\delta\left[\cdot\right]$ is the Kronecker function defined as $$\delta[n] = \begin{cases} 1 & n = 0 \\ 0 & n \neq 0. \end{cases} \tag{9}$$ Looking at the envelope of the spectra of DDPM signals in (6) for different m, i.e. $$S(kf_0) = \max_{m} \left| X_m^{\text{DDPM}}(kf_0) \right| \tag{10}$$ which is reported in Fig.3c for M=12 bit, it can be observed that the AC spectral components of DDPM streams are concentrated at high frequencies and can be easily filtered out. In detail, looking at (8) the dominant spectral components of a DDPM stream are found to be at $k=2^h$ , $h=0\ldots(M-1)$ harmonics, increase with k with a slope of 20dB/dec and can be kept -6(M+1)dB below the DC by a first-order filter with a cutoff frequency $f_c=f_0/\sqrt{3}$ , as illustrated in Fig.3d. Fig. 5. Architecture of the proposed DDPWM modulator. #### B. Dyadic Digital Pulse Modulator The DDPM streams discussed above can be generated by simple digital hardware, i.e. a priority multiplexer (PMUX) driven by a binary counter, as shown in Fig.3b. The PMUX is a combinational network with $2 \cdot M$ inputs, i.e. M data inputs $D_{M-1} \cdots D_0$ and M selection inputs $S_{M-1} \cdots S_0$ , and one output OUT and it implements the Boolean function $$OUT = \sum_{i=0}^{M-1} D_{M-i-1} \cdot S_i \cdot \prod_{k=0}^{i-1} \overline{S_k},$$ (11) where sums and products are intended as Boolean OR and AND operators, respectively. In other words, in the PMUX, the digital output OUT takes the value of the bit $D_{M-k}$ of the data input, being k the index of the first "one" in the selection inputs starting from the LSB (i.e. bits $k-1\ldots 0$ are all zeros). It is assumed that OUT=0 if all selection inputs are zero. The data inputs of the PMUX are fed by the input data register, which samples the input codes m at frequency $f_0$ , while the selection inputs are connected to a free-running M-bit binary counter operated at the clock frequency $2^M f_0$ . Every other clock period (i.e. $2^{M-1}$ times in a full count), $S_0=1$ and the output OUT takes the value of $D_{M-1}$ . In the other counting periods, i.e. when $S_0=0$ , in one half of the cases (i.e. $2^{M-2}$ times in a full count), $S_1=1$ and the output OUT is forced to the logic value of $D_{M-2}$ . By similar arguments, the output OUT is driven in a full counting period to the value of $D_i$ exactly $2^i$ times according with the DDPM pattern in Fig.3a. #### C. Dyadic Digital Pulse Width Modulation (DDPWM) In this paper, the DDPWM technique is adopted to increase the effective resolution of an N-bit DPWM modulator to N+M bits, so that to achieve LCO-free operation without trading off switching frequency and DC accuracy in a DC-DC converter. According to the proposed technique, the duty cycle of a DPWM signal is modulated between two adjacent quantization levels, i.e. $$D_0 = \frac{n}{2^N},$$ Fig. 6. Envelope of the spectra of N=4-bit DPWM with M=5 bit thermometric dithering over $2^M$ periods as in Fig.2 and of N+M DDPWM patterns. and $$D_1 = D_0 + 1 \text{LSB}_{\text{DPWM}} = \frac{n+1}{2^N},$$ where n is the value represented in the first N MSBs of the input, according to the M-bit DDPM pattern which corresponds to the integer m represented by the last M LSBs of the digital input, as shown in Fig.4. Since a duty cycle $D_0$ is applied $2^M - m$ times and a duty cycle $D_1$ is applied m times over a pattern of $2^M$ switching periods, the average duty cycle over $2^M$ periods is $$D = \frac{n}{2^N} \frac{2^M - m}{2^M} + \frac{n+1}{2^N} \frac{m}{2^M} = \frac{n \cdot 2^M + m}{2^{N+M}}$$ (12) and corresponds to the value of the digital input $n \cdot 2^M + m$ quantized over $2^{N+M}$ levels. In practice, the proposed DDPWM technique can be implemented replacing the DPWM module in the digitally controlled DC-DC converter in Fig.1 by the DDPWM modulator in Fig.5, which is operated at the same clock frequency $f_{\rm clk}$ and includes an N bit DPWM modulator and an M bit DDPM modulator as in Fig.3. Thanks to DDPWM, the output voltage can be quantized at N+M bit resolution, making it possible to meet LCO-free operation condition (3) with +M bits ADC resolution and increased overall output accuracy with respect to plain DPWM. #### IV. FREQUENCY AND TIME DOMAIN ANALYSIS Compared to conventional dithering techniques like thermometric dithering, the increased resolution is achieved by DDPWM at minimum output ripple and dynamic performance degradation due to the spectral characteristics of DDPWM signals, which will be analyzed and discussed in what follows both in the frequency and in the time domain. #### A. Spectrum of an N + M DDPWM signal An N+M bit DDPWM signal $x_{n,m}^{\mathrm{DDPWM}}(t)$ can be expressed as $$x_{n,m}^{\text{DDPWM}}(t) = x_n^{\text{DPWM}}(t) + \hat{x}_{m,n}^{\text{DDPM}}(t)$$ (13) Fig. 7. Envelope of the spectra of N=4-bit DPWM with M=5 bit thermometric dithering over $2^M$ periods as in Fig.2 and of N+M DDPWM patterns, filtered by a $2^{\rm nd}$ order LC filter, as in the buck converter in Fig. 1, with corner frequency $2\cdot 10^{-2}f_{\rm s}$ . Fig. 8. Simulated dithering-induced ripple voltage in open loop configuration (normalized with respect to the DC output voltage) vs. hi-res duty cycle by M=5 bit thermometric dithering (Fig.2) and by N=4-bit, M=5 bit DDPWM (Fig.4). where $$\hat{x}_{m,n}^{\mathrm{DDPM}}(t) = x_{m}^{\mathrm{DDPM}}(t) \left[ x_{n+1}^{\mathrm{DPWM}}(t) - x_{n}^{\mathrm{DPWM}}(t) \right] \quad (14)$$ in which $x_{n+1}^{\mathrm{PWM}}(t) - x_n^{\mathrm{PWM}}(t)$ is the difference between the DPWM waveforms with $(n-1)/2^N$ and $n/2^N$ duty cycles, i.e. a stream of one-clock-period pulses at frequency $f_{\mathrm{s}}$ delayed of $nT_{\mathrm{s}}/2^N$ and $x_m^{\mathrm{DDPM}}(t)$ is a DDPM signal with unit-time slot $T_{\mathrm{S}}$ and period $T_{\mathrm{0}} = 2^M \cdot T_{\mathrm{S}}$ , as shown in Fig.4. The same signal $\hat{x}_{m,n}^{\mathrm{DDPM}}(t)$ can be also conveniently described as a DDPM signal with unit-time slot $T_{\mathrm{S}}$ , where unit pulses $\Pi_{T_{\mathrm{s}}}(t)$ are replaced with time-scaled and delayed pulses $\Pi_{T_{\mathrm{s}}}\left(t - \frac{n}{2^N}T_{\mathrm{s}}\right)$ . Based on (13), the spectrum of $x_{n,m}^{\mathrm{DDPWM}}(t)$ can be expressed as $$X_{n,m}^{\text{DDPWM}}(f) = X_n^{\text{DPWM}}(f) + \hat{X}_{m,n}^{\text{DDPM}}(f)$$ (15) Fig. 9. Simulated open-loop transient response of the output voltage of the buck converter featuring $N=5,\,M=4$ DDPWM compared to ideal transient under fractional duty cycle step changes corresponding to the different LSBs (1/2, 1/4, 1/8, 1/16). where the first term $$X_n^{\text{DPWM}}(f) = \frac{n}{2^N} \sum_{k=-\infty}^{+\infty} \operatorname{sinc}\left(\frac{kn}{2^N}\right) e^{-\frac{j\pi kn}{2^N}} \delta\left(f - kf_{\text{s}}\right),$$ is the spectrum of a N-bit DPWM signal at frequency $f_{\rm S}$ with constant duty cycle $n/2^N$ and $$\hat{X}_{n,m}^{\text{DDPM}}(f) = \sum_{k=-\infty}^{+\infty} b_{k,n} c_{k,m} \delta\left(f - k \frac{f_s}{2^M}\right)$$ (17) where $c_{k,m}$ are the coefficient of the DDPM sequence spectrum defined in (8) and $$b_{k,n} = \frac{1}{2^{N+M}} \operatorname{sinc}\left(\frac{k}{2^{N+M}}\right) e^{-\frac{j\pi k \left(2^N + n\right)}{2^M + N}},$$ (18) describes period-by-period duty cycle variations and is closely related to the spectrum of a DDPM signal in Fig.3c. #### B. Spectrum of an N+M Thermometric Dithering Signal By the same approach adopted in (13), a thermometric dithering signal can be expressed as $$x_{n,m}^{\rm TH}(t) = x_n^{\rm DPWM}(t) + \hat{x}_{m,n}^{\rm TH,DITH}(t) \tag{19}$$ where $$\hat{x}_{m,n}^{\mathrm{TH,DITH}}(t) = x_m^{\mathrm{DPWM},T_0}(t) \left[ x_{n+1}^{\mathrm{DPWM}}(t) - x_n^{\mathrm{DPWM}}(t) \right]$$ where $x_m^{\mathrm{DPWM},T_0}(t)$ is a DPWM signal with period $T_0=2^MT_{\mathrm{s}}$ and duty cycle $m/2^M$ . The spectrum of $x_{n,m}^{\mathrm{TH}'}(t)$ can be therefore written as $$X_{n,m}^{\rm TH}(f) = X_n^{\rm DPWM}(f) + \hat{X}_{n,m}^{\rm TH,DITH}(f) \qquad (21)$$ Fig. 10. Step amplitude normalized error between the DDPWM and the ideal transient waveforms considered in Fig.9 . where $X_n^{\mathrm{DPWM}}(f)$ is expressed as in (16) and $$\hat{X}_{n,m}^{\text{TH,DITH}}(f) = \sum_{k=-\infty}^{+\infty} b_{k,n} d_{k,m} \delta\left(f - k \frac{f_s}{2^M}\right), \quad (22)$$ in which $b_{k,n}$ has the same expression as in (18) and $$d_{k,m} = \frac{m}{2^M} \operatorname{sinc}\left(\frac{km}{2^M}\right) e^{-\frac{j\pi km}{2^M}} \tag{23}$$ #### C. Comparison of Spectral Characteristics Based on the above analysis, the DC component of $\hat{X}_{n,m}^{\mathrm{DDPM}}(f)$ in (15) and of $\hat{X}_{n,m}^{\mathrm{TH,DITH}}(f)$ in (21), corrects the DC value of $X_n^{\mathrm{DPWM}}(f)$ as demanded to achieve an increased N+M bit resolution. At the same time, the other spectral components result in tones at sub-harmonics $kf_{\mathrm{s}}/2^M$ for $k=0\dots 2^M-1$ of the switching frequency, whose fundamental frequency $f_{\mathrm{s}}/2^M$ decreases exponentially with the resolution enhancement M so that to approach the pass band of the output filter and cause output voltage ripple. While in thermometric dithering the amplitude of sub-harmonic tones is maximum at lower order harmonics and is a monotonically decreasing function of k, as dictated by $d_{k,m}$ in (23), the amplitude of the same tones in DDPWM increases with k, as dictated by the behavior of $c_{k,m}$ in (8), and shown in Fig.3c-d. As a consequence, DDPWM provides better distribution of the baseband, sub-switching frequency spectral energy towards high frequencies where the attenuation of the output filter is higher. The favorable spectral properties of DDPWM streams can be observed in Fig.6, where the envelope of the spectra of DDPWM and thermometric dithering patterns for the same M=5 bit increased resolution are compared. In particular, it can be observed that DDPWM shows minimum energy at lowest-frequency harmonic components, which are closer to the pass band of the LC filter and give a particularly critical contribution to the output voltage ripple. From the same figures, it can be observed that DDPWM effectively results in improved output accuracy as far as the lowest-frequency spurious component at frequency $f_{\rm s}/2^M$ is above the cutoff frequency $f_{\rm c}$ of the output filter. In other words, DDPWM Fig. 11. Block diagram of the experimental testbench. can be adopted to achieve an output resolution enhancement, expressed in bits, up to $$M_{\text{max}} = \left[ \log_2 \left( \frac{f_{\text{s}}}{f_{\text{c}}} \right) \right] \tag{24}$$ where $|\cdot|$ is the floor rounding operator. As a consequence, for the same LC filter, adopting DDPWM results in significantly lower baseband spurious, as shown in Fig.7, and hence to a lower ripple under all possible quantized duty cycle values, as emerges from the simulation results in Fig.8, where a reduction of 6X in the worst-case peak ripple, which corresponds to a 15.5dB reduction in the lowest spectral component of Fig.7, is observed. #### D. Time-Domain Analysis and Transient Since the PID compensator output in a power converter featuring DDPWM is updated every switching period as in a plain N-bit DPWM modulator, and not once over dithering patterns as when adopting thermometric or $\Sigma\Delta$ dithering, the adoption of DDPWM is expected not to affect the transient performance compared to plain N-bit DPWM. Moreover, comparing the open-loop step response of a true high-resolution DPWM converter and of a DDPWM converter with sub-DPWM LSB duty cycle step change at time t=0, which are reported in Fig.9, it can be observed that the amount of additional delay introduced in DDPWM depends on the phase of the DDPM counter in correspondence of the step transition and is any case higher for smaller step changes (up to 16 switching cycles in the worst case for 1/16 DPWM LSB output change) and lower for more relevant output changes (one switching period worst case delay for 1/2 DPWM LSB output change). This peculiar characteristics of DDPWM gives rise to lower relative transient errors for relevant output changes, as observed in Fig.10 and in an optimal response time-accuracy tradeoff under transient conditions. Based on frequency- and time- domain analysis, the unique features of DDPWM make it possible to achieve increased output resolution and LCO-free operation without output ripple and dynamic performance degradation, thus resulting in a net improvement at negligible hardware and software cost. TABLE I SYNCHRONOUS BUCK: POWER STAGE AND PID CONTROLLER PARAMETERS | Quantity | Symbol | Unit | Value | |---------------------------------------|------------------|-----------|--------| | Input Voltage | $V_{\rm IN}$ | V | 10 | | Output Voltage | $V_{\rm O}$ | V | 5.12 | | Switching Frequency | $f_{ m s}$ | kHz | 100 | | Filter Inductance | L | $\mu H$ | 100 | | Inductace Series Resistance | $r_{ m L}$ | $m\Omega$ | 56 | | Filter Capacitance | C | $\mu$ F | 220 | | Capacitor Equivalent Series Resitance | $r_{ m C}$ | $m\Omega$ | 90 | | PID Proportional Gain | $k_{\mathrm{P}}$ | _ | 2.6781 | | PID Integral Gain | $k_{ m I}$ | _ | 0.0408 | | PID Derivative Gain | $k_{ m D}$ | - | 6.5019 | #### V. EXPERIMENTAL RESULTS To validate the proposed approach, a two-layer printed circuit board (PCB) has been specifically designed to accommodate the power stage in Fig.1 with the parameters listed in Tab.I, while the digital control algorithm has been implemented on an Altera prototyping board [37] by referring to the parallel implementation form of the PID compensator [8]. Compensator gains are also reported in Tab.I and have been computed to get a crossover frequency of $5 \mathrm{kHz}$ with a phase margin of $\varphi = 55^{\circ}$ . The testbench for the experimental verification of the algorithm has been designed using a System On Chip (SOC) approach which in the same integrated circuits combines an embedded high performance general processor and a large amount of programmable logic. Such a SOC-based testbench has been adopted to easily experiment with different ADC and DPWM settings without major hardware changes and by a user-friendly interface. It is worth to be observed, however, that the DDPWM technique introduced this paper can be conveniently implemented in low-cost microcontrollers in software or taking advantage of a custom DDPM modulator hardware peripheral, which could possibly be available in future microcontrollers at negligible area overhead [34]. #### A. Experimental Test Setup The block diagram of the testbench is reported in Fig.11 and includes the synchronous buck power converter introduced before and an Altera DE1-SOC prototyping board [37] which operates as a programmable digital controller. The board contains a dual core hard processor ARM-based system (HPS) and an FPGA in a single chip and a 12 bit ADC. The testbench also includes a digitally programmable power supply, a digitally programmable resistive load and a 4-channel digital oscilloscope. The FPGA configuration and the embedded processor code are downloaded from a host computer in a configuration phase. The FPGA comprises an interface to the ADC, which acquires the input and output voltages of the synchronous buck, a PID controller (or compensator), whose gain coefficients may be externally programmed, and a DPWM modulator, which can be configured by a multiplexer (MUX) so that to implement plain N-bit DPWM, N+M-bit DDPWM (architecture in Fig.5) or thermometric dithering over $2^M$ switching cycles. Fig. 12. Output voltage waveforms and duty cycle waveforms of the synchronous buck at $f_{\rm s}=100{\rm kHz}$ switching frequency and $f_{\rm clk}=3.2{\rm MHz}$ digital clock frequency for $N_{\rm ADC}=8$ : a) using plain DPWM at N=5 bit resolution and resulting in LCOs, b) using N+M bit DDPWM with N=5 and M=4, revealing LCO suppression. Fig. 13. Amplitude of LCOs for N+M-DDPWM with N=5 under different values of M for $N_{\rm ADC}=4$ , $N_{\rm ADC}=6$ and $N_{\rm ADC}=8$ , open-circuit load. The PID coefficients, the MUX and the DPWM control signals are provided by the embedded processor through a digital interface. The application software on the embedded processor runs on the Linux operating system which provides access to all the system peripherals of the board and can be interfaced to a host computer running Matlab through a dedicated data server. A Matlab script may be used to run a sequence of experiments with different converter parameters, to acquire the corresponding data, to process them and to display parametrically the results. Fig. 14. Amplitude of LCOs for N+M-DDPWM with N=5 under different values of M for $N_{\rm ADC}=4$ , $N_{\rm ADC}=6$ and $N_{\rm ADC}=8$ , $I_{\rm O}=1{\rm A}$ load current Fig. 15. Static error in the output voltage under different input voltages. Fig. 16. Measured dithering-induced ripple voltage (open loop configuration) vs. hi-res duty cycle by the thermometric dithering (Fig.2) and by DDPWM (Fig.4) under the same M=5 resolution enhancement. #### B. Experimental Results The synchronous buck converter has been extensively tested to validate the results on the DDPWM technique. In particular, its effectiveness in suppressing LCOs and in increasing the effective output resolution is first considered. Then, the measured output ripple is compared with thermometric dithering both in the time domain and in the frequency domain. Finally, the measured load transient response of the converter is discussed. 1) LCO Suppression and DC Accuracy: the effectiveness of DDPWM in suppressing LCOs is experimentally verified Fig. 17. Measured spectra of the switching node A in Fig.1 in open loop conditions with M=4 bit increased resolution by thermometric dithering (left column) and DDPWM (right column) for 50% duty cycle and m=1 (first row), m=2 (second row), m=4 (third row) and m=8 (fourth row). in Fig.12. In Fig.12a, in particular, the output voltage of the buck converter with an $N_{\rm ADC}=8$ bit ADC operated at $f_{\rm s}=100{\rm kHz}$ switching frequency by a plain DPWM modulator clocked at $f_{\rm clk}=3.2{\rm MHz}$ , resulting in a N=5 bit DPWM resolution, not meeting the LCO-free operation condition (3). is reported. Significant, 46mV peak-to-peak amplitude LCOs can be observed consistently with the theory [10]. By contrast, in Fig.12b LCO-free operation is observed under the same $N_{\rm ADC}=8$ bit ADC resolution, switching frequency and digital clock rate by using N+M DDPWM with N=5 and M=4. The same tests have been performed for an ADC resolution $N_{\rm ADC}=4$ , $N_{\rm ADC}=6$ and $N_{\rm ADC}=8$ under different number of bits of the dyadic modulator M (M=0 being plain DPWM). The corresponding experimental results are summarized in Fig.13 and in Fig.14 for an open circuit load and for a 1A output current, respectively. The results reveal a reduced LCO amplitude for $N_{\rm ADC}=8$ while increasing M, up to a complete LCO suppression from M=4 for open-circuit load and from M=3 for 1A load current. For $N_{\rm ADC}=6$ , the complete LCO suppression is achieved starting from M=3 (M=2) for open-circuit load (1A load current) as expected from (4) in view of the reduced ADC resolution. From the same figures, it can be also observed that increasing M above 6 results in higher output ripple due to the lowest DDPWM ripple component below the output Fig. 18. Measured spectra of the AC component of the buck converter output voltage in Fig.1 in open loop conditions with M=4 bit increased resolution by thermometric dithering (left column) and DDPWM (right column) for 50% duty cycle and m=1 (first row), m=2 (second row), m=4 (third row) and m=8 (fourth row). The dominant sub-harmonic reduction achieved by DDPWM compared to thermometric dithering is reported in braces in the right plots. LC filter cutoff frequency, consistently with (24) that yields $M_{\rm max}=6$ for 100kHz switching frequency and 1kHz LC filter cutoff frequency. Finally, for $N_{\rm ADC}=4$ , LCO-free operation is achieved also for plain DPWM (i.e. M=0), but at the cost of a coarse output voltage regulation, as shown in Fig.15. Looking at the same Fig.15, by contrast, it can be observed that LCO-free operation and DC accuracy can be obtained at the same time by adopting DDPWM. - 2) Output Ripple: the low-frequency output ripple resulting from N=5, M=5 DDPWM is then compared in Fig.16 with thermometric dithering. To avoid possible confusion of ripple and LCOs related to the closed-loop operation, the ripple test has been performed under open-loop conditions, by sweeping the M LSBs of the modulator output from 0 to 31, for a value n=16 of the N MSBs, which corresponds (for m=0) to a 50% duty cycle. The experimental results presented in Fig.16 are consistent with Fig.7 and Fig.8 and reveal negligible low frequency ripple (not distinguishable from the ESR-related ripple voltage) for DDPWM, when compared with the significant ripple up to about 50mV of the thermometric dithering, for all possible values of m. - 3) Measured Spectra: the spectra of the switching node voltage of the buck converter (i.e. the LC filter input voltage) in open loop conditions are plotted in Fig.17 for thermometric Fig. 19. Measured spectra of the AC component of the buck converter output voltage in Fig.1 in closed loop conditions for $N_{\rm ADC}=8$ : a) using plain DPWM at N=5 bit resolution and resulting in LCOs, b) using N+M bit thermometric dithering with N=5 and M=4, revealing LCO suppression and -40dBm highest ripple component @ $f_{\rm s}/16$ , c) using N+M bit DDPWM with N=5 and M=4, revealing LCO suppression and -52dBm highest ripple component @ $f_{\rm s}/16$ dithering (left column) and for DDPWM (right column) for N=5 and M=4, with DPWM duty cycle 50% and different fractional duty cycle values of 1/16 LSB (i.e. m=1), of 1/8 LSB (i.e. m=2), of 1/4 LSB (i.e. m=4) and of 1/2 LSB (i.e. m=8) and validate the analysis presented in Section III. In particular, it can be observed that the critical spectral component at the lowest frequency $f_{\rm s}/16$ is increasing in amplitude with the fractional duty cycle for thermometric dithering, while such a component appears (and with 5dB lower amplitude than with thermometric dithering) only for 1/16 LSB fractional duty cycle, since the fundamental frequency of DDPWM for 1/8 LSB, 1/4 LSB and 1/2 LSB fractional duty cycle are $f_{\rm s}/8$ , $f_{\rm s}/4$ and $f_{\rm s}/2$ , respectively. The spectra of the buck output voltage, reported in Fig.18 under the same test conditions, reveal that with thermometric dithering the output ripple is dominated by the low frequency component at $f_{\rm s}/16$ , which is either very low (-52dBm for m=1) or not present (for m=2,4,8) in DDPWM. As a consequence, an improvement in the dominant ripple component ranging from 6dB up to 16dB is achieved by DDPWM. In Fig.19, the output spectra of the converter in closed loop conditions is reported for $N_{\rm ADC}$ =8bit and for a DPWM Fig. 20. Measured output voltage of the synchronous buck converter under 330mA-1A load transient for $N_{\rm ADC}$ =8bit: a) plain DPWM with N=9 bit resolution ( $f_{\rm s}=100{\rm kHz},\,f_{\rm clk}=51{\rm MHz}$ ); b) DDPWM with N=5 bit M=4 bit ( $f_{\rm s}=100{\rm kHz},\,f_{\rm clk}=3.2{\rm MHz}$ ); c) Thermometric Ditherig with N=5 bit and M=4 bit ( $f_{\rm s}=100{\rm kHz},\,f_{\rm clk}=3.2{\rm MHz}$ ). resolution of N=5. In Fig.19a, in particular, no dithering technique is adopted and the very high noise floor reveals the presence of LCOs, in Fig.19a, thermometric dithering with M=4 proves effective to suppress LCOs, but gives rise to -40dBm output ripple and finally, Fig.19c, reveals that DDPWM with M=4 also leads to LCO-free operation with a reduction of 12dB in the dominant ripple component, thus confirming the advantage of DDPWM previously highlighted in Fig.18 under open loop conditions. 4) Load Transient: the load transient response for an output current step from 330mA to 1A of the buck converter in closed loop conditions for plain DPWM at 9-bit resolution without dithering (i.e. N=9, M=0, Fig.20a), for DDPWM with N=5 and M=4 (Fig.20b) and for thermometric dithering with N=5, M=4 are compared (Fig.20c) and reveal no detrimental impact of DDPWM on the load transient. #### VI. CONCLUSIONS The DDPWM modulation technique has been proposed as a systematic approach to increase the effective resolution of DPWM so that to suppress quantization-induced LCOs in digitally controlled power converters at reduced hardware complexity and minimum performance degradation. Measurements on a synchronous buck converter confirm the effectiveness of the technique, enabling LCO-free operation at higher switching frequency and/or DC accuracy than in plain DPWM at the same digital clock frequency. Compared to thermometric dithering, a lower frequency ripple (up to 5X measured peak ripple reduction and up to 16dB lower-frequency harmonic component reduction) has been observed with the proposed technique for the same 4-bit DPWM resolution enhancement. #### ACKNOWLEDGMENT The authors would like to thank the Intel FPGA University Program for donating the FPGA board. #### REFERENCES - [1] D. Maksimovic, R. Zane and R. Erickson, "Impact of digital control in power electronics," in *Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs*, Kitakyushu, Japan, 2004, pp. 13-22. - [2] P. T. Krein, "Digital Control Generations Digital Controls for Power Electronics through the Third Generation," in 7th International Conference on Power Electronics and Drive Systems, Bangkok, 2007, pp. P-1-P-5. - [3] H. Youn, J. Park, K. Park, J. Baek and G. Moon, "A Digital Predictive Peak Current Control for Power Factor Correction With Low-Input Current Distortion," *IEEE Transactions on Power Electronics*, vol. 31, no. 1, pp. 900-912, Jan. 2016. - [4] P. Cortes, M. P. Kazmierkowski, R. M. Kennel, D. E. Quevedo and J. Rodriguez, "Predictive Control in Power Electronics and Drives," *IEEE Transactions on Industrial Electronics*, vol. 55, no. 12, pp. 4312-4324, Dec. 2008. - [5] F. Sobrino-Manzanares and A. Garrigos, "Bidirectional, Interleaved, Multiphase, Multidevice, Soft-Switching, FPGA-Controlled, Buck–Boost Converter With PWM Real-Time Reconfiguration," *IEEE Transactions on Power Electronics*, vol. 33, no. 11, pp. 9710-9721, Nov. 2018. - [6] M. Ahmeid, M. Armstrong, M. Al-Greer and S. Gadoue, "Computationally Efficient Self-Tuning Controller for DC–DC Switch Mode Power Converters Based on Partial Update Kalman Filter," *IEEE Transactions on Power Electronics*, vol. 33, no. 9, pp. 8081-8090, Sept. 2018. - [7] E. T. Mekonnen, J. Katcha and M. Parker, "An FPGA-based digital control development method for power electronics," in *IECON 2012* - 38th Annual Conference on IEEE Industrial Electronics Society, Montreal, QC, 2012, pp. 222-226. - [8] L. Corradini, D. Maksimovic, P. Mattavelli, R. Zane, Digital Control of High-Frequency Switched-Mode Power Converters, Wiley-IEEE Press, New York, 2015. - [9] H. Peng, A. Prodic, E. Alarcon and D. Maksimovic, "Modeling of Quantization Effects in Digitally Controlled DC–DC Converters," *IEEE Transactions on Power Electronics*, vol. 22, no. 1, pp. 208-215, Jan. 2007 - [10] A. V. Peterchev and S. R. Sanders, "Quantization resolution and limit cycling in digitally controlled PWM converters," *IEEE Transactions on Power Electronics*, vol. 18, no. 1, pp. 301-308, Jan.2003. - [11] M. Bradley, E. Alarcón and O. Feely, "Design-Oriented Analysis of Quantization-Induced Limit Cycles in a Multiple-Sampled Digitally Controlled Buck Converter," *IEEE Transactions on Circuits and Systems* 1: Regular Papers, vol. 61, no. 4, pp. 1192-1205, April 2014. - [12] G. Zulauf, Z. Tong, J. D. Plummer and J. M. Rivas-Davila, "Active Power Device Selection in High- and Very-High-Frequency Power Converters," *IEEE Transactions on Power Electronics*, vol. 34, no. 7, pp. 6818-6833, July 2019. - [13] Y. Zhang, M. Rodríguez and D. Maksimović, "Very High Frequency PWM Buck Converters Using Monolithic GaN Half-Bridge Power Stages With Integrated Gate Drivers," *IEEE Transactions on Power Electronics*, vol. 31, no. 11, pp. 7926-7942, Nov. 2016. - [14] M. Bradley, E. Alarcon and O. Feely, "Analysis of limit cycles in a PI digitally controlled buck converter," in *IEEE International Symposium* on Circuits and Systems (ISCAS), Seoul, 2012, pp. 628-631. - [15] TMS320x280x, 2801x, 2804x High Resolution Pulse Width Modulator (HRPWM) - Reference Guide, Literature Number: SPRU924F, Texas Instruments, Dallas, Apr. 2005 (Revised Oct. 2011). - [16] A. V. Peterchev, Jinwen Xiao and S. R. Sanders, "Architecture and IC implementation of a digital VRM controller," *IEEE Transactions on Power Electronics*, vol. 18, no. 1, pp. 356-364, Jan. 2003. - [17] I. Vaisband, M. Azhar, E. G. Friedman, S. Köse, "Digitally Controlled Pulse Width Modulator for On-Chip Power Management," *IEEE Trans*actions on Very Large Scale Integration (VLSI) Systems, vol. 22, no. 12, pp. 2527-2534, Dec. 2014. - [18] D. Costinett, M. Rodriguez and D. Maksimovic, "Simple Digital Pulse Width Modulator Under 100 ps Resolution Using General-Purpose FPGAs," *IEEE Transactions on Power Electronics*, vol. 28, no. 10, pp. 4466-4472, Oct. 2013. - [19] A. Syed, E. Ahmed, D. Maksimovic, "Digital PWM controller with feed-forward compensation," in *Nineteenth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)*, Anaheim, CA,USA, 2004, pp. 60-66 Vol.1. - [20] A. Prodic, D. Maksimovic, R. W. Erickson, "Digital controller chip set for isolated DC power supplies," in *Eighteenth Annual IEEE Applied Power Electronics Conference and Exposition (APEC)*, Miami Beach, FL, USA, 2003, pp. 866-872 vol.2. - [21] Kun Wang, N. Rahman, Z. Lukic, A. Prodic, "All-digital DPWM/DPFM controller for low-power DC-DC converters," in *Twenty-First Annual IEEE Applied Power Electronics Conference and Exposition (APEC)*, Dallas, TX, 2006, pp. 719-723. - [22] B. J. Patella, A. Prodic, A. Zirger and D. Maksimovic, "High-frequency digital PWM controller IC for DC-DC converters," *IEEE Transactions* on Power Electronics, vol. 18, no. 1, pp. 438-446, Jan. 2003. - [23] A. Syed, E. Ahmed, D. Maksimovic and E. Alarcon, "Digital pulse width modulator architectures," in *IEEE 35th Annual Power Electronics* Specialists Conference (IEEE Cat. No.04CH37551), Aachen, Germany, 2004, pp. 4689-4695 Vol.6. - [24] A. de Castro and E. Todorovich, "High Resolution FPGA DPWM Based on Variable Clock Phase Shifting," *IEEE Transactions on Power Electronics*, vol. 25, no. 5, pp. 1115-1119, May 2010. - [25] M. Schuck and R. C. N. Pilawa-Podgurski, "Ripple Minimization Through Harmonic Elimination in Asymmetric Interleaved Multiphase DC–DC Converters," *IEEE Transactions on Power Electronics*, vol. 30, no. 12, pp. 7202-7214, Dec. 2015. - [26] J. Fang, X. Yang, L. Zhang and Y. Tang, "An Optimal Digital Pulse-Width-Modulated Dither Technique to Enhance the Resolution of High-Frequency Power Converters," *IEEE Transactions on Power Electronics*, vol. 32, no. 9, pp. 7222-7232, Sept. 2017. - [27] M. M. Islam, D. R. Allee, S. Konasani, A. A. Rodriguez, "A low-cost digital controller for a switching DC converter with improved voltage regulation," *IEEE Power Electronics Letters*, vol. 2, no. 4, pp. 121-124, Dec. 2004. - [28] Z. Lukic, N. Rahman and A. Prodie, "Multibit Σ-Δ PWM Digital Controller IC for DC-DC Converters Operating at Switching Frequencies Beyond 10 MHz," *IEEE Transactions on Power Electronics*, vol. 22, no. 5, pp. 1693-1707, Sept. 2007. - [29] M. Norris, L. M. Platon, E. Alarcon and D. Maksimovic, "Quantization noise shaping in digital PWM converters," in *IEEE Power Electronics Specialists Conference*, Rhodes, 2008, pp. 127-133. - [30] L. Corradini, A. Bjeletic, R. Zane and D. Maksimovic, "Fully Digital Hysteretic Modulator for DC–DC Switching Converters," *IEEE Transactions on Power Electronics*, vol. 26, no. 10, pp. 2969-2979, Oct. 2011. - [31] J. Mooney, M. Halton, P. Iordanov, V. O'Brien, "Dithered multi-bit sigma-delta modulator based DPWM for DC-DC converters," in 2015 IEEE Applied Power Electronics Conference and Exposition (APEC), Charlotte, NC, 2015, pp. 2835-2839. - [32] Z. Lukic, Kun Wang, A. Prodic, "High-frequency digital controller for dc-dc converters based on multi-bit Σ – Δ pulse-width modulation," in Twentieth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), Austin, TX, 2005, pp. 35-40 Vol. 1. - [33] P. S. Crovetti, "All-Digital High Resolution D/A Conversion by Dyadic Digital Pulse Modulation," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 64, no. 3, pp. 573-584, March 2017. - [34] O. Aiello, P. Crovetti and M. Alioto, "Standard Cell-Based Ultra-Compact DACs in 40-nm CMOS," *IEEE Access*, vol. 7, pp. 126479-126488, 2019. - [35] O. Aiello, P. S. Crovetti and M. Alioto, "Fully Synthesizable Low-Area Digital-to-Analog Converter With Graceful Degradation and Dynamic Power-Resolution Scaling," *IEEE Transactions on Circuits and Systems I: Reg. Papers*, vol. 66, no. 8, pp. 2865-2875, Aug. 2019. - [36] M. Usmonov, P. S. Crovetti, F. Gregoretti and F. Musolino, "Suppression of Quantization-Induced Limit Cycles in Digitally Controlled DC-DC Converters by Dyadic Digital Pulse Width Modulation," in *IEEE Energy Conversion Congress and Exposition (ECCE)*, Baltimore, MD, USA, 2019, pp. 2224-2231. - [37] Altera DE1-SoC Development and Education Board, Terasic Technologies Inc. [Online] Available:www.intel.com. Paolo S. Crovetti (S'00-M'04) was born in Turin, Italy, in 1976. He received the Laurea (summa cum laude) and Ph.D. degrees in electronic engineering from the Politecnico di Turin, Turin, Italy, in 2000 and 2003, respectively. He is currently an Associate Professor with the Department of Electronics and Telecommunications (DET), Politecnico di Torino, Turin where he teaches courses on basic and automotive electronics. He has co-authored more than 60 papers appearing in journals and international conference proceedings. In 2009 and in 2019 he was co-recipient of the excellent paper award of the EMC'09 Kyoto Symposium and of the Best Student Paper Award of the International Symposium of Circuits and Systems ICECS 2019. His main research interests are in the fields of analog, mixed-signal and power integrated circuits and electromagnetic compatibility. His recent research activities are focused on non-conventional information and power processing techniques and ultra-low-power IC design for Internet of Things. Prof. Crovetti is an Associate Editor of the IEEE TRANSACTIONS ON VLSI SYSTEMS and a Subject Editor of IET Electronics Letters in the area of Circuits and Systems and serves as a regular reviewer for several IEEE journals. Maksudjon Usmonov (GS'19) was born Andijan, Uzbekistan, in 1994. He received the B.S. degree in computer engineering from the Turin Polytechnic University in Tashkent, Uzbekistan, in 2014, the M.Sc. degree in mechatronic engineering from Politecnico di Torino, Turin, Italy, in 2017. He is currently in the second year of his PhD (34th cycle) at the Department of Electronics and Telecommunications (DET) of Politecnico di Torino, Turin, Italy. His main research interests are in the field of digital control automation and the innovative control techniques for power electronics. Francesco Musolino (S'01-M'03) was born in Torino, Italy in 1972. He received the Laurea and Ph.D. degrees in electronic engineering from the Politecnico di Torino, Torino, Italy, in 1999 and 2003, respectively. He is currently a Researcher with the Department of Electronics and Telecommunications (DET), Politecnico di Torino, Torino where he teaches courses on fundamental electronics and electronics for electric drives. His research interests include electronics for power conversion and motor drive applications, mixed-signal circuits, electromag- netic compatibility at the system levels and the analysis, modeling, and experimental characterization of electromagnetic compatibility problems at the printed circuit board and package level. Francesco Gregoretti (M'94) was born in Torino, Italy in 1951. He received the Master in Electronic Engineering from Politecnico di Torino in 1975. From 1975 to 1978 he was with Politecnico di Torino as Assistant Professor and from 1978 to 1980 at Ecole Politéchnique Federale de Lausanne, Lausanne, Switzerland first as visiting scientist and then as Assistant Professor. From 1980 he was back at Politecnico di Torino as Assistant Professor, then from 1988 as Associate Professor and finally from 2000 as Full Professor of Electronics. From 1983 to 1985 he was at Carnegie Mellon University, Pittsburgh, PA, as Visiting Scientist. His research interests have been on multiprocessor architectures , on massively parallel processor systems, on asynchronous architectures for the reduction of EM emissions fron digital circuits and more recently to the application of FPGA architectures to power converters.