## POLITECNICO DI TORINO Repository ISTITUZIONALE

### 4-Channel Front-End Integrated Circuit For Readout of Large Area of SiPM under Liquid Argon

Original

4-Channel Front-End Integrated Circuit For Readout of Large Area of SiPM under Liquid Argon / MARTINEZ ROJAS, ALEJANDRO DAVID. - (2019), pp. 201-204. (Intervento presentato al convegno 15th Conference on Ph.D. Research in Microelectronics and Electronics, PRIME 2019 tenutosi a Laussane nel 2019) [10.1109/PRIME.2019.8787758].

Availability: This version is available at: 11583/2751060 since: 2019-09-26T20:14:18Z

*Publisher:* Institute of Electrical and Electronics Engineers Inc.

Published DOI:10.1109/PRIME.2019.8787758

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright

(Article begins on next page)

# 4-Channel Front-End Integrated Circuit For Readout of Large Area of SiPM under Liquid Argon

Alejandro D. Martinez R.

DET, Politecnico di Torino & Istituto Nazionale di Fisica Nucleare, Sez. Torino

ale jandro.martinez@polito.it

Turin, Italy

Abstract—This paper presents the structure and transistor-level design of CMOS front-end amplifier for the readout of large area SiPM at LAr temperature (87 K). The front-end circuit, a transimpedance amplifier and a summing amplifier, has been designed using a standard 110 nm CMOS technology, and the simulation results with the foundry PDK are included in this work. Each stage is implemented in a Folded Cascode Operational Transimpedance Amplifier (OTA) architecture with a power rail of +1.25 V and -1.25 V, a power consumption of 95 mW and an open-loop gain over 100 dB. The target sensor is a SiPM tile of 24 cm<sup>2</sup> produced in the Darkside collaboration project, with 6 M $\Omega$  of quenching resistance and 6 nF/cm<sup>2</sup> capacitance. For a single photoelectron (250 fC), the front-end can achieve a signal-noise ratio above 12 and a jitter better than 45 ns.

#### I. INTRODUCTION

Liquid argon (LAr) time projection chamber (TPC) technology will be used on future experiments for neutrino and direct dark matter detection experiments such as DarkSide20K [1] or ProtoDUNE [2]. The high photodetection efficiency, PDE >40 %, robustness and the low cost of silicon photomultipliers (SiPMs) has created a huge interest on using these sensors for the instrumentation of such frontier detectors. Extensive R&D on the cryogenic performance of silicon sensors allows the development of near ultra-violet SiPM technology to be optimised for operation at LAr temperature [3], [4]. This work describes the design of a front-end amplifier architecture to readout a large areas of SiPMs at Liquid Argon (LAr) temperature (87 K) using a standard CMOS 110 nm technology. The target sensor is a 24 cm<sup>2</sup> SiPM tile developed by the Darkside collaboration (Fig. 1). The circuit has been designed to be compliant with the readout topology described in [5]. A 2-series 3-parallel grouping configuration is used to decrease the total sensor capacitance, estimated 6 nF/cm<sup>2</sup>, and thereby the tile is divided into 4 quadrants of 6  $cm^2$ . Each quadrant is connected to a low-noise Trans-impedance amplifier (TIA), which reads out the SiPM tile with a total capacitance of 9 nF.

The Trans-impedance Amplifier has been designed with a Folded Cascode OTA proposed by the work in [6], adding a modification explained in chapter II. The FC architecture provides a large DC gain (108 dB) with a good bandwidth (350 KHz) in this work. These features are essential for a Front-End circuit with a large input capacitance provided by the detector.



Fig. 1: A 24  $\text{cm}^2$  SiPM tile developed by the Darkside Collaboration.

The Folded Cascode architecture has been designed to reduce the probability of hot carrier effect in the 110 nm standard CMOS technology. Thus, some hot carrier reduction techniques were applied to increase the lifetime of transistor, such as the reduction of drain-source voltage in order to reduce the stress on transistors, and a longer channel length to reduce the internal electric field. Additionally, the NMOS transistors present a larger channel length than PMOS transistor, due to the fact that these are more susceptible under low temperature conditions [7].

The TIA has been simulated using a cryogenic SiPM electrical model (Fig. 4). A Spice model was developed, based on extracted characterisation parameters, for simulations at 300 K and 77 K [8]. This model generates a current signal proportional to the overvoltage value applied within the SiPM pins (i.e 5 VoV) over the quenching resistor at both 300 K and 77 K.

#### **II. DESIGN AND IMPLEMENTATION**

This paper describes the transistor-level design and simulations for the TIA input stage and the voltage summing amplifier with unity gain. Each stage has been implemented in a Folded Cascode architecture (Fig. 2). This OTA uses a PMOS input transistor with an NMOS cascode. This configuration provides a low Flicker noise [9], [10]. The input transistors (M1 and M2) operate in weak inversion. Thus, the aspect ratio is computed following Eq. (1). The bias current is computed basing on Eq. (2).

$$\left(\frac{W}{L}\right)_{1,2} \ge \frac{(C_o * GBW)}{2\beta_p \Phi_t e^{\frac{V_{gs} - V_{th}}{n\Phi_t}}}$$
(1)

$$I_{M1,2} = 2n\beta_p \left(\frac{W}{L}\right)_{1,2} \Phi_t^2 e^{\frac{V_{gs} - V_{th}}{n\Phi_t}} \bigg\}$$
(2)

With:

- $I_{dM1,M2} = 500 \text{ uA};$
- GBW, Gain Bandwidth product;
- $\beta_p = \frac{\mu_p C_{ox}}{2}$ ,  $\mu_p$  carrier mobility of PMOS and  $C_{ox}$ , Silicon oxide capacitance;
- $\Phi_t$ , Thermal voltage 26 mV, 6.7 mV at 300 K, 77 K;
- C<sub>o</sub>, Capacitance on the output node;
  n, Slope factor Cox Cox Cox Cox
  Cox Cox
  Cox Cox



Fig. 2: Transistor-level design of Folded Cascode.

The Folded Cascode circuit uses a class AB amplifier on the output to enhance the total DC gain up to 108 dB. Furthermore, the circuit employs a frequency Miller compensation to regulate the phase and gain margin in order to avoid an instability condition related to the second pole. The Miller compensation is performed by the capacitor  $C_M$  together with the transconductance of output transistors  $(M_{21} \text{ and } M_{22})$  shown in Fig. 2. Consequently, the slew rate of the Folded Cascode is limited by the compensation capacitance  $(C_M)$ , as described Eq. (3). Furthermore, the front-end circuit provides a dynamic range described by Eq. (4). The transfer function, considering the detector capacitance and feedback components is described by Eq. (5). The bandwidth  $(W_o)$  strongly depends on the detector capacitance, which, in this case, affects considerably the frequency response, as shown Eq. (6).

$$SR = \frac{I_{ss}}{C_M} \tag{3}$$

$$DR = V_{DD} - V_{CC} - 2V_{od} \tag{4}$$

- $V_{dd}, V_{cc} = +1.25, -1.25$  V Voltage supply;
- $I_{ss} = 500 \text{ uA};$
- $V_{od}$ , Overdrive voltage of transistors  $M_{21}$  and  $M_{22}$ ;

The output swing is much higher than a conventional Folded Cascode since this output node can swing from +0.9 V to -0.9 V keeping  $(M_{21})$  and  $(M_{22})$  in the saturated region. Hence, an output swing of 1.8 V from a 2.5 V supply is obtained.

$$H(s) = \frac{-R_f}{s^2 + s\frac{W_o}{Q} + W_o^2}$$
(5)

$$W_o = \sqrt{\frac{GBW}{R_f C_d}} \tag{6}$$

With:

- $C_d$ , Detector capacitance, Q, Quality factor;
- $R_f$ , feedback resistor of TIA;

The second stage consists of a summing voltage stage, using a folded cascode amplifier with a higher driving capability and a larger Miller compensation to guarantee stability during a load variation or open circuit on the output node. The simplified schematics of the full front-end is shown in Fig. 3

The Front-End electronic was designed to reach a signalto-noise ratio (SNR), defined as the peak value of a single photo-electron (PE) signal divided by total r.m.s. output noise voltage, higher than 8.



Fig. 3: Simplified schematics for the readout of 4 quadrants

#### **III. SIMULATION RESULTS**

The designs were simulated using standard Spice models of 110 nm CMOS technology provided by the foundry PDK (Process Design Kit). The mathematical extrapolation of the

With:



Fig. 4: SiPM electrical model with the parasitic inductance due to interconnections

BSIM models provide an approximate response of the MOS-FET to be obtained at cryogenic temperature of 77K, since semiconductor foundries do not provide characterisation qualified models for temperature corners below  $-40^{\circ}$  C. However, we assumed the reliability of the drain current and transconductance of transistors within simulation at 77K justified by previous works [11]. To perform the simulations of a single PE, a 1 cm<sup>2</sup> cryogenic SiPM electrical model (160000 SPADs) with a detector capacitance around 6 nF, a charge of 250 fC and a quenching resistance of 6 M $\Omega$  at 77 K is used [12], as shown in (Fig. 4). The expected recovery time at 77K is in the order of 300 ns.

The equivalent noise charge is strongly dependent on the sensor capacitance. The flicker  $(ENC_f)$  and series white noise  $(ENC_w)$  contributions to the total noise are given by Eq. (7). The dynamic range of the amplifier is limited by the maximum output voltage at the output stage, and is in the order of 40 charge-equivalent photo-electrons.

$$ENC_f = \frac{C_d}{e} \sqrt{A_f ln(B)} \qquad ENC_w = \frac{1}{e} \sqrt{k_B C_d T} \quad (7)$$

With:

- *e*, electron charge, *k*<sub>B</sub>, Boltzmann constant; *A*<sub>f</sub>, Flicker noise factor K<sub>f</sub>/W<sub>1</sub>L<sub>1</sub>C<sub>ox</sub>; *B*, capacitor ratio, *T*, temperature;

Fig. 5 shows the layout design submitted to the foundry. Here, The full front-end chain (4 TIAs and a summing amplifier) is implemented in 1 mm<sup>2</sup> of silicon area.



Fig. 5: Layout design submitted to the foundry.

The transient noise simulation is performed with 10 runs of the output signal shown in Fig. 6, and illustrates the effect of the noise superimposed to a single photo-electron signal. Fig. 7 shows the Bode plot with the DC gain and bandwidth of the first stage. The DC gain is 108  $dB_{V/I}$  with a bandwidth of 350 KHz at 77 K.



Fig. 6: Transient Noise Signal of the output voltage at 5VoV.

A summary of the electrical parameters from the post-layout netlist for the cryogenic front-end circuit is shown in Table. I. The front-end presents a phase margin of 75° in first stage and  $40^{\circ}$  in the summing voltage 2 with 1 M $\Omega$  of load.

Table. II compares the expected performance of the OTA herein described with similar designs described in recent publications.

A Montecarlo simulation was performed to estimate the stability of the circuit under a statistical variations of the active and passive device process parameters. Fig. 8 and Fig. 9 show the timing jitter and SNR at 77 K for the circuit. The TIA circuit provides a mean SNR = 12.02 with std. dev. = 0.3 and a mean timing Jitter = 42.5 ns with std. dev. = 2.5 ns.



Fig. 7: AC response of the Folded Cascode single-ended.

TABLE I: Parameters and simulation results of 24 cm<sup>2</sup> amplifier

| Parameters          | Simulation Results |  |  |
|---------------------|--------------------|--|--|
| Gm1,m2(mS)          | 24                 |  |  |
| Gm21,m22(mS)        | 18, 25.8           |  |  |
| Cm(stage1) (fF)     | 30                 |  |  |
| Cm(stage2) (fF)     | 100                |  |  |
| Vout(mV)            | 23.1               |  |  |
| Vnoise(mV)          | 1.94               |  |  |
| Dynamic Range (PEs) | > 40               |  |  |
| PM(stage1)          | 75                 |  |  |
| PM(stage2)          | 40                 |  |  |

TABLE II: Performance comparison of different Operational Amplifiers

| Parameters         | [13] | [14]  | [15]  | [16] | This work  |
|--------------------|------|-------|-------|------|------------|
| Technology (nm)    | 130  | 180   | 180   | 180  | 110        |
| Supply Voltage (V) | 1.5  | 1.8   | 1.8   | 1.8  | -1.25/1.25 |
| DC Gain (dB)       | 94.5 | 65    | 85.6  | 90   | 108        |
| GBW(GHz)           | 4.75 | 0.436 | 0.987 | 1.44 | 1.2        |
| BW(MHz)            | -    | 0.25  | -     | -    | 0.5        |
| Power (mW)         | -    |       |       | 7.34 | 15         |



Fig. 8: Montecarlo simulation of Folded Cascode, signal-tonoise ratio.



Fig. 9: Montecarlo simulation of Folded Cascode, timing Jitter.

#### IV. CONCLUSION

This work presents the transistor-level design and postlayout simulation results of a CMOS amplifier for large area SiPM readout at cryogenic temperature. The circuit was designed using the standard CMOS 110 nm technology. This first prototype was sent to fabrication and will be tested with external charge injectors and a 24 cm<sup>2</sup> SiPM tile into a liquid nitrogen bath. Post-layout simulation results show that the circuit should achieve a SNR above 12 and a timing Jitter better than 45 ns for the signal produced by a single photoelectron.

#### REFERENCES

- C. E. Aalseth, F. Acerbi, et al., "DarkSide 20K: A Yellow book technical proporsal/pre-technical design report" INFN, 2016
- [2] J. Stewart, "The ProtoDUNE Single-Phase Detector", IEEE Nuclear Science Symposium and Medical Imaging Conference, 2017
- [3] F. Acerbi et al., "Cryogenic Characterization of FBK HD Near-UV Sensitive SiPMs", IEEE Transactions on Electron Devices, Vol. 64, Iss. 2, 2017
- [4] C. Aalseth et al., "DarkSide-20k: A 20 tonne two-phase LAr TPC for direct dark matter detection at LNGS", Eur.Phys.J.Plus 133 (2018) 131.
- [5] M. D'Incecco et al., "Development of electronics for a single-channel, 24 cm2, SiPM-based, cryogenic photodetector", IEEE Trans.Nucl.Sci. 65 (2017) no.1, 591-596.
- [6] J. Huijsing, "Operational Amplifier Theory and Design", Springer 2011.
- [7] J. Hoff, G. Deptuch, et al., "Cryogenic Lifetime Studies of 130nm and 65nm nMOS Transistors for High-Energy Physics Experiments", IEEE Transactions on Nuclear Science, 62(3), pp.1255-1261, 2015.
- [8] M. Biroth, P. Achenbach, et al, "Modelling and Characterization of SiPM Parameters at Temperatures between 95K and 300K," IEEE Transaction on Nuclear Science, pp.1-1, Oct, 2017.
- [9] A. Rivetti, "CMOS Front end electronics for radiation sensors,", CRC press, 2015.
- [10] M. Rolo et al., "A low-noise CMOS front-end for TOF-PET", Journal of Instrumentation, Vol. 6, 2011
- [11] G. Geronimo et al, "Front-end ASIC for a Liquid Argon TPC", NUCLEAR SCIENCE, VOL. 58, NO. 3, JUNE 2011.
- [12] F. Corsi et al, "Modelling a silicon photomultiplier (SiPM) as a signal source for optimum front-end design", Nuclear Instruments and Methods in Physics Research A 572 (2007) 416418.
- [13] S. Zhang, "A 90-dB DC Gain High-Speed Nested Gain-Boosted Folded-Cascode Opamp", 11th Conference on Ph.D. Research in Microelectronics and Electronics, 2015.
- [14] S.Kumaravel, et al, "An Enhanced Folded Cascode OTA with push pull Input Stage", International Multi-Conference on Systems, Signals Devices, 2012.
- [15] A. Moaaz, et al, "An Improved Recycling Folded Cascode Amplifier with Gain Boosting and Phase Margin Enhancement," IEEE International Symposium on Circuits and Systems, 2015
- [16] K. Gulati, et al, "A High-Swing CMOS Telescopic Operational Amplifier", IEEE JOURNAL OF SOLID-STATE CIRCUITS, Vol. 33, 1998.