# POLITECNICO DI TORINO Repository ISTITUZIONALE

A 880 nW, 100 kS/s, 13 bit Differential Relaxation-DAC in 180 nm

# Original

A 880 nW, 100 kS/s, 13 bit Differential Relaxation-DAC in 180 nm / Rubino, Roberto; Musolino, Francesco; Chen, Yong; Richelli, Anna; Crovetti, Paolo. - ELETTRONICO. - (2023), pp. 269-272. (Intervento presentato al convegno 2023 18th Conference on Ph.D Research in Microelectronics and Electronics (PRIME) tenutosi a Valencia, Spain nel 18-21 June 2023) [10.1109/PRIME58259.2023.10161768].

Availability:

This version is available at: 11583/2980604 since: 2023-07-22T10:48:28Z

Publisher:

**IEEE** 

Published

DOI:10.1109/PRIME58259.2023.10161768

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

Publisher copyright

IEEE postprint/Author's Accepted Manuscript

©2023 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works.

(Article begins on next page)

# A 880 nW, 100 kS/s, 13 bit Differential Relaxation-DAC in 180 nm

Roberto Rubino<sup>1</sup>, Francesco Musolino<sup>1</sup>, Pedro Toledo<sup>1</sup>, Yong Chen<sup>2</sup>, Anna Richelli<sup>3</sup>, Paolo Crovetti<sup>1</sup> <sup>1</sup>Dept. Electronics and Telecommunication (DET), Politecnico di Torino, Torino, Italy <sup>2</sup>State-Key Laboratory of Analog and Mixed-Signal VLSI and IME/ECE-FST, University of Macau, Macao, China <sup>3</sup>Dept. of Information Engineering, University of Brescia, Brescia, Italy email: roberto rubino@polito.it

Abstract—This paper presents a digital intensive, compact and energy efficient 13-bit, 100-kS/s Differential Relaxation Digital to Analog converter (Diff-ReDAC) in 180 nm CMOS. The Diff-ReDAC is able to operate in a supply voltage range from 0.45 V to 1 V having power consumption ranging from 420 nW to 2,650 nW. It has an area footprint of only 7,800 µm<sup>2</sup> while achieving, at 0.6 V a maximum INL (DNL) of 1.07 LSB (0.96 LSB), 77.81 dB (77.52 dB) of SFDR (THD) and 65.82 dB SINAD, resulting in 10.64 ENOB. Its low power dissipation of 880 nW results in extremely competitive energy efficiency (area-normalzed energy efficiency) figures of merits FOM (FOM<sub>A</sub>) of 172 dB (178 dB).

Index Terms—D/A converter (DAC), Relaxation D/A Converter (ReDAC), Ultra-low Power, Ultra-low Area, digital intensive, consumer data converter.

#### I. INTRODUCTION

Analog and mixed-signal (AMS) integrated circuit (IC) design has become increasingly challenging in relation to CMOS technology scaling, reduction of supply voltages and dynamic ranges, along with increasingly stringent power and area constraints of novel Internet of Things (IoT) applications [1]. In this context, digital-based AMS IC design techniques have become more and more popular [3] to overcome the limitation of traditional analog design in advanced technology nodes and to meet the power, supply voltage and area requirements of IoT applications, and also to reduce design time taking advantage of the digital automated flow.

Digital-to-Analog Converters (DACs) play a fundamental role in different applications, including sensor readout, calibration, audio processing [2] and reference generation in analog interfaces for the IoT [1], which require compact, low-power integrated DACs operating at supply voltages below 1 V, low distortion, low power consumption and bandwidth in the sub-MHz range. Aiming to Relaxation Digital-to-Analog converter (ReDAC) exploits the digital-based design approach has been presented in its FPGA implementation [6] and here presented for the first time in its differential-output silicon prototype in 180nm CMOS.

The paper is structured as follows: the ReDAC operation is reviewed in Section II, while the new Differential ReDAC (Diff-ReDAC) and its 180 nm implementation are introduced in Section III. Section IV describes the test chip architecture and the Diff-ReDAC self-calibration. The experimental test results are presented in Section V, followed by a comparison with the state of the art and conclusions in Section VI.



Fig. 1. ReDAC operating principle and clock period (T) related nonlinearity. II. RELAXATION DAC

A ReDAC [5]-[8] converts a N-bit digital input code  $(b_{N-1}...b_0)$  into a voltage proportional to its binary value

$$n = \sum_{i=0}^{N-1} b_i 2^i, \tag{1}$$

exploiting the step response of a first-order RC network.

Fig. 1 illustrates the basic principle of a ReDAC: a three-state buffer drives the RC network for a period  $t \in [0, NT]$  with a stream of rectangular voltage pulses having constant width T and amplitude  $V_{DD}b_i$ , starting from the LSB. After the last bit (i.e., the MSB) has been processed, the three state buffer is operated in the high impedance state to hold the capacitor voltage, which represents the result of the conversion (hold phase).

If a zero initial capacitor voltage is assumed, indeed, the voltage  $v_{\rm C}(NT)$  at the end of the conversion is [5]:

$$v_{\rm C}(NT) = V_{\rm DD} \left(1 - e^{-\frac{T}{\tau}}\right) \sum_{i=0}^{N-1} b_i e^{-\frac{(N-1-i)T}{\tau}}.$$
 (2)

where 
$$\tau=RC$$
 is the time constant and if 
$$e^{-\frac{T}{\tau}}=\frac{1}{2} \quad \Longrightarrow \quad T=\tau\log 2=T^* \tag{3}$$

the capacitor voltage at  $t = NT^*$  is

$$v_{\rm C}(NT^*) = \frac{V_{\rm DD}}{2^N} \sum_{i=0}^{N-1} b_i 2^i = \frac{n}{2^N} V_{\rm DD} = V_{\rm DAC}(n)$$
 (4)



Fig. 2. Integrated Diff-ReDAC architecture and its timing diagram. and it is proportional to the digital code in (1).

A deviation  $\Delta T=T-T^*$  of the ReDAC clock T from its nominal value  $T^*$  in (3) results in a maximum differential nonlinearity (DNL) error between codes  $2^{N-1}$  and  $2^{N-1}-1$  (see Fig.1), which is monotonically increasing with  $\Delta T$  [6]. As a consequence, if T is tuned so that to enforce

$$\Delta V_{\text{DAC}} = V_{\text{DAC}}(2^{N-1}) - V_{\text{DAC}}(2^{N-1} - 1) = 0$$
 (5)

a 1LSB maximum DNL across the whole swing can be guaranteed. This feature has been exploited in [6]–[8] for digital self-calibration. Any deviations from the ideal first-order behavior of the RC network due to parasitics also result in ReDAC nonlinearity, which can easily be suppressed by driving the three-state buffer low for a small period  $T_{\rm del} \ll \tau$  before the hold phase, as detailed in [6].

Since the ReDAC does not rely on matched components, both area and power can be minimized by reducing the RC capacitance close to the thermal noise limit [5], provided that the clock period is properly calibrated to meet (3). Moreover, thanks to its simple and robust operating principle, a ReDAC can easily be designed in a standard-cell digital flow at very low effort [6].

# III. DIFFERENTIAL INTEGRATED REDAC

In this paper, the first silicon demonstration of a 13-bit 100 kS/s Differential ReDAC (Diff-ReDAC) in 180 nm is presented. The Diff-ReDAC is based on the architecture in Fig. 2a, which entails an output stage made up of two three-state buffers (Buff $_{\rm p}$  and Buff $_{\rm n}$ ) that drive a floating RC network ( $R_{\rm p}=R_{\rm n}=R/2$  and C).

The buffers  $\operatorname{Buff}_p$  ( $\operatorname{Buff}_n$ ) are driven with the input code bitstream ( $b_{N-1}...b_0$ ) (the complemented bitstream ( $\bar{b}_{N-1}...\bar{b}_0$ )) by the flip flops  $\operatorname{D1}_p$ ,  $\operatorname{D2}_p$  ( $\operatorname{D1}_n$ ,  $\operatorname{D2}_n$ ) fed by



Fig. 3. Chip-level architecture (a), CAL timing diagram (b).

a digital multiplexer (MUX) to serialize the input code. After the MSB is processed, the DAC output  $V_{\rm DAC}=v_{C,\rm p}(NT^*)-v_{C,\rm n}(NT^*)=v_C(NT^*)$  is

$$V_{\rm DAC} = 2\frac{n}{2^N}V_{\rm DD} - V_{\rm DD}.$$
 (6)

and is hold in the capacitor operating  $\mathrm{Buff}_p\ (\mathrm{Buff}_n)$  in high impedance.

The parasitic-induced error suppression proposed in [6] is extended here from the single ended architecture to the Diff-ReDAC. For this purpose, the buffers  $\operatorname{Buff_p}(\operatorname{Buff_n})$  are driven to logic 0 (logic 1) at the end of conversion for a sub-clock-cycle time interval  $T_{\rm del}$  before being put in high impedance. In practice, this is achieved by asynchronously resetting (setting)  $\operatorname{D1_p}(\operatorname{D2_n})$  at the end of  $T_{\rm del}$  by a delayed clock signal  $\operatorname{clk}_{-}\operatorname{del}$ .

The converter is designed according to the procedure in [9] choosing a Metal-insulator-Metal (MiM) capacitor  $C=2.6\,\mathrm{pF}$  close to the limit imposed by the  $(\kappa T/C)$  noise for 13 bit resolution, while the two high-resistivity poly resistors  $R_\mathrm{p}=R_\mathrm{n}=R/2=180\,k\Omega$  are designed to meet (3) at the target sample rate  $T_\mathrm{conv}^{-1}=100\,\mathrm{kS/s}$  considering that

$$T_{\text{conv}} = (N+2)T^* = (N+2)\tau \log 2,$$
 (7)

in which  $N=13\,\mathrm{bit}$  clock periods are needed for conversion and two more cycles for the parasitics-induced error suppression and for the hold phase [6]. The transistors  $\mathrm{M1_p~M2_p}$ ,  $\mathrm{M1_n~M2_n}$  are sized to keep the buffer loading effect on DNL below 1 LSB, and have equal aspect ratios of  $5\,\mu\mathrm{m}/0.18\,\mu\mathrm{m}$ .

# IV. CHIP-LEVEL ARCHITECTURE

The Diff-ReDAC test chip architecture is shown in Fig.3. It includes the ReDAC core, a Sample-and-Hold Amplifier

(SHA), the digital Calibration (CAL) unit, a Digitally Controlled Oscillator (DCO), a Direct Digital Synthesizer (SYNT) and a Scanchain (SCAN) to configure the digital blocks.

The DCO is based on a tunable relaxation oscillator with binary weighted tuning capacitors and it provides the clock clk for all the integrated blocks. Its frequency is tuned by the CAL unit during calibration to enforce (3); the DCO also provides the delayed clock  $clk\_del$ , needed to implement the parasitics error suppression as in [6], by means of a digital delay line.

#### A. Calibration

The CAL block is designed to enforce (3) as needed to achieve linear operation, tuning the clock period of the DCO depending on the sign of  $\Delta V_{\rm DAC} = V_{\rm DAC}(2^{N-1}) - V_{\rm DAC}(2^{N-1}-1)$  stored in the register q.

The aforementioned sign is determined by comparing the constant-current discharge times of the ReDAC capacitor after the conversion of  $V_{\rm DAC}(2^{N-1}-1)$  and  $V_{\rm DAC}(2^{N-1})$ . To measure the discharge times, the node P is connected to  $V_{\rm DD}$  at the end of each CAL conversions by the switch M0, while the terminal N is left in high impedance. Next, the discharge network consisting of a current sink M4 is enabled by the switch M3, discharging the node N. The capacitor discharge time from  $V_{\rm DD}-V_{\rm DAC}(2^{N-1}-1)$  ( $V_{\rm DD}-V_{\rm DAC}(2^{N-1})$ ) down to the comparator threshold  $V_{\rm T}$  are digitized by means of the binary UP/DOWN counter q operated in UP (DOWN) mode during the discharge times.

The CAL procedure, illustrated in Fig.3b, operates as follows: at reset, the  $N_{\rm DCO}=12\,{\rm bit}$  calibration word CALWis set to  $2^{N_{DCO}-1}$  to make the DCO oscillate at its center frequency. In the first calibration step  $V_{\mathrm{DAC}}(2^{N-1}-1)$  is converted, M0 activated and the capacitor is discharged trough M4, while the counter q is incremented until the capacitor voltage  $v_{C,n}$  crosses  $V_T$ . In the second calibration step  $V_{\mathrm{DAC}}(2^{N-1})$  is converted, M0 activated and the capacitor is discharged trough M4, while the counter q is decremented until the capacitor voltage  $v_{C,n}$  crosses  $V_T$ . The sign of the counter word q at the end of one calibration cycle is equal to the sign of  $\Delta V_{\rm DAC}$  and  $\Delta T$ , neglecting the counter quantization error and the comparator noise. If q = 0, (3) is met within 1LSB and the calibration is terminated. On the other hand, if  $q \neq 0$ the calibration word  $CALW \propto T$  is dichotomously decreased (increased) as by a successive-approximation-register (SAR) logic if q > 0 (q < 0), and a new calibration cycle begins.

#### V. EXPERIMENTAL RESULTS AND COMPARISON

The ReDAC test setup and the micrograph of the 180 nm ReDAC test-chip are shown in Fig.4(a) and Fig.4(b) respectively. The ReDAC area is only  $7,800\,\mu\mathrm{m}^2$ . The chip is operated via scanchain trough an FPGA. The output pads of the SHAs are probed and acquired by the two channels of a Picoscope®4262 16bit oscilloscope connected through a BNC connector to the Diff-ReDAC test PCB.

# A. Experimental Results

Static characterization in Fig. 5a under 0.6 V ReDAC supply reveals a maximum (rms) INL of 1.07 LSB (0.28 LSB) and





Fig. 5. Diff-ReDAC static linearity (a) and 0.8 kHz, 90% swing spectrum (b).

a maximum (rms) DNL of 0.96 LSB (0.20 LSB). Single-frequency dynamic characterization under 0.8 kHz, 90% swing sine reveal a SFDR (THD) of 77.81 dB (77.52 dB) and a 65.82 dB SINAD, resulting in an effective resolution of 10.64 ENOB. Based on Fig. 6a and Fig. 6b, the Diff-ReDAC shows consistent performance up to the Nyquist rate and over the whole input swing.

Dynamic performance/power evaluation at 1 kHz, 90 % swing sine under different supply voltages (from 0.45 V to 1 V) reveal an ENOB larger than 10 bits on most of the supply range with a power dissipation ranging from 420 nW to 2,650 nW (880 nW under 0.6 V nominal supply).

#### B. Performance Comparison

Compared to silicon-proven DACs reported in Tab. I, the Diff-ReDAC achieves the second smallest absolute area  $(6.1 \times \text{more than [4]})$ , fabricated in a finer node) and the second smallest normalised area  $(2.2 \times \text{the area of [12]})$ , which has comparable sample rate and 2.6 less ENOB) and is  $19 \times \text{smaller than [11]}$ . Moreover, our Diff-ReDAC can operate down to the lowest supply voltage (0.45 V) featuring energy-quality scaling.

TABLE I DAC PERFORMANCE COMPARISON

|                                                | This Work    | [4]          | [9]          | [8]                        | [10]                      | [11]            | [12]            | [13]                     |
|------------------------------------------------|--------------|--------------|--------------|----------------------------|---------------------------|-----------------|-----------------|--------------------------|
| CMOS Tech. F (nm)                              | 180          | 40           | 40           | 180                        | 180                       | 180             | 350             | 180                      |
| Type                                           | ReDAC        | DDPM         | ReDAC        | ReDAC                      | cap+mos-string            | R-string        | curr. steer.    | $\Sigma\Delta$           |
| validation                                     | meas.        | meas.        | sim.         | sim.                       | meas.                     | meas.           | meas.           | meas.                    |
| Digital Area (10 <sup>6</sup> F <sup>2</sup> ) | 0.075        | 0.17         | 0.30         | 0.39 <sup>a</sup>          | N/A                       | 1               | N/A             | 0.62                     |
| Area $(10^6 \mu \text{m}^2)/(10^6 \text{F}^2)$ | 0.00780/0.24 | 0.00127/0.79 | 0.00091/0.57 | 0.01359 <sup>a</sup> /0.42 | 0.045 <sup>d</sup> / 1.39 | 0.15/4.6        | 0.014/0.11      | 0.10 <sup>‡</sup> / 3.08 |
| Resolution (bit)                               | 13           | 12           | 10           | 10                         | 10                        | 12              | 9               | N/A                      |
| Sample rate (kS/s)                             | 100          | 110          | 400          | 1,450                      | 200                       | 72 <sup>b</sup> | 111             | 40 <sup>e</sup>          |
| Supply/min.supply(V)                           | 0.6/0.45     | 1/0.7        | 0.6 / N/A    | 0.7 / N/A                  | 0.6/N/A                   | 18/1.8          | 3.3/N/A         | 1.8 / N/A                |
| INL/DNL(LSB)                                   | 1.07/0.96    | 3/1          | 0.33/0.2     | 1.01/0.45                  | 0.56/0.32                 | 0.54/0.26       | 1.6/0.8         | N/A                      |
| SFDR/THD (dB)                                  | 77.81/77.52  | 85/85        | 76.8 / 66.7  | 59.3/59.2                  | 71 / N/A                  | N/A             | N/A             | N/A                      |
| SINAD (dB)                                     | 65.82        | 72           | 61.0         | 58.5                       | 56.43                     | N/A             | 48 <sup>d</sup> | 103 <sup>f</sup>         |
| ENOB                                           | 10.64        | 11.6         | 9.9          | 9.4                        | 9.08                      | N/A             | 8 <sup>d</sup>  | 16.8                     |
| Power (µW)                                     | 0.88         | 50.8         | 0.44         | 9.15                       | $0.85^{\rm d}$            | 875°            | 33              | 700 <sup>g</sup>         |
| FOM/FOM <sub>A</sub> (dB)                      | 172/178      | 160/161      | 176/178      | 166/170                    | 165/164                   | N/A             | 140/149         | 174/169                  |

† FOM =  $10 \log_{10} \left( \frac{2^{2 \cdot \text{ENOB}} BW}{P} \right)$  \* FOM<sub>A</sub> = FOM +  $10 \log_{10} (1/A_{\text{F}})$  being  $A_{\text{F}}$  the F-normalised area ‡ not including reconstruction filter a includes part of the calibration b from row-line time d based on text and figures e twice the signal bandwidth f A-weighted g analog power only.



Fig. 6. Dynamic ReDAC characterization in frequency, 90% swing (a), and amplitude, 0.8 kHz (b).

Moreover, the Diff-ReDAC achieves the second best energy-efficiency figure of merit FOM of 172 dB (2 dB less than the FOM of the oversampled converter [13], which is based on A-weighted ENOB and has a  $795 \times$  larger power consumption) and the best area-normalised FOM<sub>A</sub> of 178 dB (9 dB more than [13] and 29 dB more than the current-steering DAC [12]).

### VI. CONCLUSION

A 100 kS/s 13 bit Differential ReDAC in 180 CMOS has been presented and validated on silicon for the first time. With its operation down to 0.45 V at 880 nW power consumption and 7,800  $\mu m^2$  area, the proposed Diff-ReDAC achieves the best-reported area normalized energy efficiency FOM<sub>A</sub> of 178 dB, thus revealing its potential as a power and area

efficient general purpose DAC for ubiquitous consumer and IoT applications.

#### REFERENCES

- [1] M. Alioto, "From less batteries to battery-less alert systems with wide power adaptation down to nWs" *IEEE Design Test*, vol. 38, no. 5, pp. 90–133, 2021.
- [2] M. Cho et al., "17.2 A 142nW Voice and Acoustic Activity Detection Chip for mm-Scale Sensor Nodes Using Time-Interleaved Mixer-Based Frequency Scanning," in 2019 IEEE International Solid- State Circuits Conference - (ISSCC), San Francisco, USA, 2019, pp. 278-280
- [3] P. Toledo, R. Rubino, F. Musolino and P. Crovetti, "Re-Thinking Analog Integrated Circuits in Digital Terms: A New Design Concept for the IoT Era," in *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 68, no. 3, pp. 816-822, March 2021
- [4] O. Aiello, P. Crovetti and M. Alioto, "Standard Cell-Based Ultra-Compact DACs in 40-nm CMOS," in *IEEE Access*, vol. 7, pp. 126479-88, 2019
- [5] P. S. Crovetti, R. Rubino and F. Musolino, "Relaxation digital-to-analogue converter," in *Electr. Lett.*, vol. 55, no. 12, pp. 685–688, Jun 2019. [Online] Available: http://dx.doi.org/10.1049/el.2019.0784.
- [6] R. Rubino, P. S. Crovetti and F. Musolino, "FPGA-Based Relaxation D/A Converters With Parasitics-Induced Error Suppression and Digital Self-Calibration," in IEEE Trans. on Circ. and Syst. I: Reg. Papers, vol. 68, no. 6, pp. 2494-2507, June 2021
- [7] P. S. Crovetti, R. Rubino and F. Musolino, "Relaxation Digital-to-Analog Converter with Foreground Digital Self-Calibration," in *IEEE Int. Symp.* on Circ. and Syst. (ISCAS), Seville, Spain, 2020, pp. 1-5
- [8] R. Rubino, F. Musolino and P. Crovetti, "Relaxation Digital-to-Analog Converter with Radix-based Digital Correction," in 2022 IEEE Int. Symp. on Circ. and Syst. (ISCAS), Austin, TX, USA, 2022, pp. 1402-1406
- [9] R. Rubino, P. S. Crovetti, and O. Aiello, "Design of relaxation digital-toanalog converters for IoT applications in 40nm CMOS," in 2019 IEEE Asia Pacific Conf. on Circ. and Syst. (APCCAS), 2019, pp. 13–16.
- [10] H. Zhang, H. Zhang, Q. Sun, J. Li, X. Liu and R. Zhang, "A 0.6-V 10-bit 200-kS/s SAR ADC With Higher Side-Reset-and-Set Switching Scheme and Hybrid CAP-MOS DAC," in *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 65, no. 11, pp. 3639-3650, Nov. 2018
- and Systems I. Regular Papers, vol. 65, no. 11, pp. 3639-3650, Nov. 2018
  [11] H.-C. Seol, S.-K. Hong and O.-K. Kwon, "An Area-Efficient High-Resolution Resistor-String DAC with Reverse Ordering Scheme for Active Matrix Flat-Panel Display Data Driver ICs," in Journal of Display Technology, vol. 12, no. 8, pp. 828-834, Aug. 2016
- [12] H.-S. Kim, J.-Y. Jeon, S.-W. Lee, J.-H. Yang, S.-T. Ryu and G.-H. Cho, "A 0.014mm2 9b switched-current DAC for AMOLED mobile display drivers," in 2011 IEEE International Solid-State Circuits Conference, San Francisco, CA, USA, 2011, pp. 316-318
- [13] H. Westerveld, D. Schinkel and E. van Tuijl, "15.3 A 115dB-DR audio DAC with -61dBFS out-of-band noise," in 2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers, San Francisco, CA, USA, 2015, pp. 1-3