# POLITECNICO DI TORINO Repository ISTITUZIONALE

# Enhancing the Robustness of System on FPGA by Routing Isolation

**Original** 

Enhancing the Robustness of System on FPGA by Routing Isolation / Nicolini, Davide; DE SIO, Corrado; Vacca, Eleonora. - (2024), pp. 326-327. (Intervento presentato al convegno CF' 24: 21st ACM International Conference on Computing Frontiers tenutosi a Ischia (ITA) nel May 7 - 9, 2024) [10.1145/3649153.3653000].

Availability: This version is available at: 11583/2988854 since: 2024-05-28T10:42:50Z

Publisher: ACM

Published DOI:10.1145/3649153.3653000

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

ACM postprint/Author's Accepted Manuscript Publisher copyright

(Article begins on next page)

# **POSTER: Enhancing the Robustness of System on FPGA by Routing Isolation**

Davide Nicolini, Corrado De Sio, Eleonora Vacca Department of Control and Computer Engineering (DAUIN) Politecnico di Torino, Turin, Italy davide.nicolini@polito.it, corrado.desio@polito.it, eleonora.vacca@polito.it

## **ABSTRACT**

Due to their high performance and flexibility, FPGAs have become an attractive solution for space applications. However, SRAM-based FPGAs are particularly sensitive to radiation-induced Single Event Effects that may lead to configuration memory corruption. We propose a methodology for enhancing the reliability of redundant design implemented on FPGAs. Statically analyzing the implementation of the circuit to identify and reduce the single points of failure of redundant systems, we can increase the system's robustness by controlling the placement phase.

# **CCS CONCEPTS**

•Hardware~Robustness~Hardware reliability~Circuit hardening

# **KEYWORDS**

SEU, Fault injection, Reliability, FPGA, TMR

#### **ACM Reference format:**

Davide Nicolini, Corrado De Sio, Eleonora Vacca. 2024. POSTER: Enhancing the Robustness of System on FPGA by Routing Isolation. In *Proceedings of ACM Computer frontiers 2024. ACM,* Ischia, Italy*, 2 pages.* https://doi.org/10.1145/3649153.3653000

# **1 Introduction**

https://doi.org/10.1145/3649153.3653000Field Programmable Gate Arrays (FPGA) are attracting interest in different fields, including the space industry. However, space is a hostile environment for electronic devices. Cosmic radiation is the source of single-event effects (SEE) that may lead to malfunctions [1][2]. Particularly for SRAM-based reconfigurable hardware platforms, a Single Event Upset (SEU) can corrupt the configuration memory (CRAM), altering the programmed circuit. To address this problem, Triple Module Redundancy (TMR) is a standard solution [3][4] adopted to mitigate radiation-induced errors. However, if an SEU-induced fault is the source of a malfunction in different Permission to make digital or hard copies of part or all of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for third-party components of this work must be honored. For all other uses, contact the owner/author(s).

CF '24, May 7-9, 2024, Ischia, Italy  $\odot$  2024 Copyright is held by the owner/author(s)  $\odot$  ACM ISBN 979-8-4007-0597-7/24/05 owner/author(s). ACM ISBN 979-8-4007-0597-7/24/05. https://doi.org/10.1145/3649153.3653000

TMR domains, it can nullify the TMR mechanism. Such a problem is known as Cross-Domain Error or Common-Mode Failure.

This paper proposes a methodology to identify single points of failure in the programmable routing of TMR-based designs. Proposing a dedicated strategy to minimize such an effect, we demonstrate how to increase the overall reliability of a redundant system. A case study is presented for UltraScale+ architectures by AMD, but the approach applies to any FPGA architecture.

## **2 Methodology**

The routing infrastructure of FPGAs is based on Programmable Interconnect Point (PIP). PIPs are programmable routing segments. As a result of a SEU in CRAM, PIPs may create involuntary communication between two parts of the circuit (Figure 1). Such a mechanism is a wellknown source of malfunctions in the routing infrastructure [5]. We focus our methodology on identifying and reducing the single point of failure generated in the programmable routing.

To detect all single points of failure that affect the design, a static analysis phase is performed with the assistance of the PyXEL framework [6], relying on gathering implementation and architectural data about the design and specific FPGA, respectively. Two pieces of information are needed:

- 1. PIPs and wires were used in the design.
- 2. PIPs and wires that are available in the device fabric.

Using such information, it is possible to find PIPs that can be a source of common-mode failures. In particular, we detect a couple of driven PIPs (i.e., used ones) that can be shortcircuited by a third PIP that is currently disabled. We define



Fig. 1: A conceptual representation of how a SEU in CRAM can modify FPGA routing.

those PIPs as critical PIPs. This procedure is applied to a domain of the TMR, discovering intra-domain critical PIPs. Then, all the cross-domain critical PIPs are detected by the difference between the whole set of critical PIPs in the design and the intra-domain one.

Following the identification of critical PIPs, it was possible to remove them from the design with the help of user-defined constraints that allow the manual placement of designated components, such as the TMR modules, within user-defined zones inside the FPGA.

By employing this methodology, it became feasible to isolate specific domains within the design and subsequently analyze the improvements achieved by eliminating crossdomain PIPs. This approach allowed for a comprehensive comparison of the design's performance, highlighting the impact of strategically placing components and optimizing the configuration for enhanced fault tolerance.

## **3 Experimental Results**

A case study is proposed. The proposed approach is applied to improve the reliability of a TMR version of the NEORV32 [7] RISC-V processor. The Whetstone benchmark has been selected as the software application. Whetstone consists of a set of mathematical routines, including iterations of floating-point arithmetic, trigonometric functions, conditional statements, and array manipulations.

A fault injection platform was developed to emulate errors affecting the configuration memory, simulating the effect a SEU would have had. The output of the software benchmark after each emulated fault is utilized to detect errors in the computation by comparing the output of the faulty design with the expected results.

Two solutions for the implementation phase of the same design are evaluated. The first is the baseline version provided





Fig. 2: Reliability variation by accumulated SEUs in the baseline circuit and the version with isolated domains.



Fig. 3: Reliability improvement using the proposed approach.

by the vendor tool, while the second one is generated with the proposed methodology for minimizing the number of critical PIPs. The results of the static analysis phase on the two solutions for the implementation phase are reported in Table I. For each version, a fault injection campaign of 3,000 experiments is performed. During each experiment, SEUs are accumulated in CRAM to evaluate the robustness of the system against SEUs. Comparing the outcome in terms of the reliability of the two systems, reported in Figure 3, it is possible to notice an improvement of reliability that reaches up to 4% in the accumulation range of 75-150. The gain is highlighted in Figure 2. Please notice that such improvement is the result of a fault-tailored place and route phase, so no resource overhead is involved.

# **4 Conclusion**

This paper shows how, by forcing domain separation of TMR designs, it is possible to increase the overall reliability against SEUs with the elimination of single points of failures.

# **REFERENCES**

- [1] R. C. Baumann, "Radiation-induced soft errors in advanced semiconductor technologies," in IEEE Transactions on Device and Materials Reliability, vol. 5, no. 3, pp. 305-316, Sept. 2005, doi: 10.1109/TDMR.2005.853449.
- [2] D. M. Fleetwood, "Radiation Effects in a Post-Moore World," in *IEEE Transactions on Nuclear Science*, vol. 68, no. 5, pp. 509-545, May 2021, doi: 10.1109/TNS.2021.3053424
- [3] E. Vacca, C. De Sio and S. Azimi. Layout-oriented Radiation Effects Mitigation in RISC-V Soft Processor. May 2022. url: https://dl.acm.org/doi/10.1145/3528416.3530984
- [4] A. Portaluri, C. De Sio, S. Azimi and L. Sterpone, "A New Domains-based Isolation Design Flow for Reconfigurable SoCs," 2021 IEEE 27th International Symposium on On-Line Testing and Robust System Design (IOLTS), Torino, Italy, 2021, pp. 1-7, doi: 10.1109/IOLTS52814.2021.9486687.
- [5] C. Fibich, M. Horauer and R. Obermaisser, "Characterization of Interconnect Fault Effects in SRAM-based FPGAs," 2023 26th International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS), Tallinn, Estonia, 2023, pp. 65-68, doi: 10.1109/DDECS57882.2023.10139343.
- [6] C. De Sio, S. Azimi, L. Sterpone, D. M. Codinachs and F. Decuzzi, "PyXEL: Exploring Bitstream Analysis to Assess and Enhance the Robustness of Designs on FPGAs," *2023 19th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)*, Funchal, Portugal, 2023, pp. 1-4, doi: 10.1109/SMACD58065.2023.10192116.