# POLITECNICO DI TORINO Repository ISTITUZIONALE

A 28 nm 368 fJ/cycle, 0.43%/V Supply Sensitivity, FLL based RC Oscillator Featuring Positive TC Only Resistors and M Based Trimming

**Original** 

A 28 nm 368 fJ/cycle, 0.43%/V Supply Sensitivity, FLL based RC Oscillator Featuring Positive TC Only Resistors and M Based Trimming / Huang, Yunbo; Chen, Yong; Yang, Kaiyuan; Crovetti, Paolo; Mak, Pui-In; Martins, Rui P.. - In: IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS. II, EXPRESS BRIEFS. - ISSN 1549-7747. - STAMPA. - 70:11(2023), pp. 3950-3954. [10.1109/TCSII.2023.3277617]

Availability: This version is available at: 11583/2979477 since: 2023-06-22T07:51:47Z

Publisher: IEEE

Published DOI:10.1109/TCSII.2023.3277617

Terms of use:

This article is made available under terms and conditions as specified in the corresponding bibliographic description in the repository

IEEE postprint/Author's Accepted Manuscript Publisher copyright

©2023 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collecting works, for resale or lists, or reuse of any copyrighted component of this work in other works.

(Article begins on next page)

# A 28-nm 368-fJ/cycle, 0.43%/V Supply-Sensitivity, FLL-based RC Oscillator Featuring Positive-TC-Only Resistors and  $\Delta\Sigma M$ -Based Trimming

Yunbo Huang, *Student Member, IEEE*, Yong Chen, *Senior Member, IEEE*, Kaiyuan Yang, *Member, IEEE*, Paolo Crovetti, *Senior Member, IEEE*, Pui-In Mak, *Fellow, IEEE,* and Rui P. Martins, *Fellow, IEEE*

*Abstract***— This Brief presents a process-scaling-friendly frequency-locked-loop (FLL)-based RC oscillator. It features an R-R-C frequency-to-voltage converter that entails resistors with only the same-sign temperature coefficients. Together with a low-leakage switched-capacitor resistor and a delta-sigmamodulator-based trimming, our 71.8-MHz RC oscillator in 28-nm CMOS achieves a frequency inaccuracy of 77.6 ppm/°C, a 0.43%/V supply sensitivity, and an 11-psrms period jitter. The energy efficiency is 368 fJ/cycle.**

*Index Terms***—Frequency-locked-loop (FLL), RC oscillator, CMOS, temperature coefficients, switched-capacitor resistor, delta-sigma-modulator, frequency inaccuracy, energy efficiency.**

#### I. INTRODUCTION

ecently, the rapid development of battery-powered R ecently, the rapid development of battery-powered internet-of-thing (IoT) applications keeps demanding low-power and temperature-resilient kHz-to-MHz clock sources. On-chip RC oscillator is one of the promising candidates due to its low-cost integration and high energy efficiency, which has made significant progress in performance (e.g. <10ppm/ºC temperature sensitivity). However, they are detained mostly in mature process nodes, such as 65nm [1-6] and 180nm [7-11], because they rely on combining various foundry-supported resistors with positive and negative temperature coefficients (TC) to compensate for the temperature sensitivities of on-chip resistors and RC oscillators (Fig. 1). Unfortunately, resistors with both positive and negative TCs are unavailable in finer CMOS process nodes, e.g., only positive-TC resistors in 28nm, or only negative-TC thin-film metal resistors in 5nm. Additionally, the off-state leakage current  $(I<sub>leak</sub>)$  of the finer-length MOS switches severely deteriorates the frequency instability. There are alternatives to nullify the temperature effect, e.g., by tuning the comparator delay [12] or adding a bandgap reference [13], but the achieved frequency stability is inferior (158ppm/ºC in [12]), or the power penalty becomes too large (840μW in [13]).

Manuscript received XX, 2023; revised XX, 2023, and accepted XX, 2023. This work was supported in part by the Science and Technology Development Fund, Macau SAR [FDCT 0024/2021/A, and FDCT 0036/2020/AGJ] and in part by the University of Macau under Grant MYRG2020-00209-IME. (*Corresponding author: Yong Chen*.)

Yuunbo Huang, Yong Chen, Pui-In Mak, and Rui P. Martins are with the State-Key Laboratory of Analog and Mixed-Signal VLSI and IME/ECE-FST, University of Macau, Macau 999078, China (e-mail: ychen@um.edu.mo and chenyong@ieee.org).

Kaiyuan Yang is with the Department of Electrical and Computer Engineering, Rice University, Houston, TX 77005 USA.

Paolo Crovetti is with the Department of Electronics and Telecommunications (DET), Politecnico di Torino, 10129 Torino, Italy

Rui P. Martins is on leave from Instituto Superior Técnico, Universidade de Lisboa, 1049-001 Lisboa, Portugal.

Digital Objective Identifier XXXXXXXXX.

In view of the aforementioned considerations, this brief proposes a *process-scaling-friendly* frequency-to-voltage converter (FVC). It performs temperature compensation with two same-sign-TC resistors, i.e. only positive-TC or only negative-TC. In the proposed 28nm CMOS circuit, we realize the RC oscillator based on the  $R_P-R_P-C$  FVC, embedded in the frequency-locked loop (FLL) for improving the frequency stability and energy efficiency. Besides, we propose a delta-sigma-modulator (ΔΣM)-based voltage-domain trimming scheme to achieve precise TC compensation, and a low-leakage switched-capacitor resistor (SCR) to hinder the off-state leakage current of the MOS switches.

The rest of this brief is organized as follows, Section II introduces the proposed  $R_P-R_P-C$  FVC, Section III describes the proposed RC oscillator architecture and key building blocks. Experimental results are presented in Section III, and the key contributions of this brief are summarized in Section IV.

#### II. PROPOSED R<sub>P</sub>-R<sub>P</sub>-C FVC

From Fig. 1 (left), a common frequency-to-voltage converter (FVC) consists of two types of switched-resistor banks with opposite-sign TC and a capacitor, designated  $(R_P+R_N)-C$ network. However, the finite number of switched banks limits the compensation accuracy, and the switch's leakage current can incur nonlinear frequency instability. The delta-sigmamodulator  $(\Delta \Sigma M)$ -based switched-resistor scheme [2],  $(R_P/R_N)$ -C, can precisely cancel the opposite-sign resistive TCs with only two switches (Fig. 1, middle). Yet, both above FVCs entail two opposite-sign-TC resistors, limiting their commonness in advanced processes.

Herein, we introduce two same-sign-TC resistors to avert such a constraint (Fig. 1, right). Our *process-scaling-friendly* RP-RP-C FVC incorporates a series connection of two same-sign-TC resistors and a switched-capacitor resistor (SCR). The feedback voltage  $(V_F)$  taken from the middle of the two resistors feeds the succeeding integrator. Previous works simply divide the reference voltage  $(V_{REF})$  of the integrator from the supply voltage  $(V_{DD})$  using the same-type resistors. Adjusting  $V_{REF}$  only can alter the output frequency but not the temperature dependence. Interestingly in the proposed FVC, VREF can effectively adjust the equivalent resistance ratio. Specifically, with  $V_{REF}=xV_{DD}$ , the equivalent resistance of the FVC becomes

$$
R_{\text{eq}} = x/(1-x) \cdot R_{\text{P1}} - R_{\text{P2}} \tag{1}
$$

where x denotes the scaling ratio of  $V_{REF}$  with respect to  $V_{DD}$ . The equivalence of resistance subtraction allows the feasibility of TC cancellation by two same-sign-TC resistors. Specifically, the TC of  $\text{R}_{eq}$  can be given as:

This article has been accepted for publication in IEEE Transactions on Circuits and Systems--II: Express Briefs. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TCSII.2023.3277617

# IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS–II, VOL. XX, NO. XX, DD MMMM YYYY 2

**Conventional (RP+RN)-C (RP//RN)-C [2] Proposed RP-RP-C or RN-RN-C Block Diagram RC Network Resistive Temperature Compensation Output Frequency**  $R_{eq} = R_P + R_N$ **RP<N> RN<1> SCR VD D**  $R_P < N > \frac{1}{2}$ <br>  $R_N < N > \frac{1}{2}$ <br>  $R_N < N > \frac{1}{2}$ **RP<1> 2N Trimming DCW VREF V<sup>F</sup>** ...  $\mathbf{F}_{\text{OUT}} = \frac{1}{n}$ **Re q C<sup>R</sup>**  $R_{eq} = x/(1-x) R_{P1} - R_{P2}$  $F_{\text{OUT}} = \frac{1}{2}$ **Re q C<sup>R</sup> FOUT <sup>=</sup> 1 Re q C<sup>R</sup> = Re q 1 R<sup>P</sup> x1 R<sup>N</sup> <sup>x</sup><sup>2</sup> <sup>+</sup>SCR VD D RP** ≶R<sub>N</sub> **x<sup>1</sup> x<sup>2</sup> VREF** ... **V<sup>F</sup> ΔΣM-1 ΔΣM-2 2N Trimming DCW** or  $R_{eq} = x/(1-x) R_{N1} - R_{N2}$ **SCR RP1 RP2 V<sup>F</sup> VD D ΔΣM N LPF** ...  $V_{\text{REF}} = x \cdot V_{\text{DD}} = \frac{\text{DCM}}{\text{N}}$ . **2 N VD D Trimming DCW (RN1) (RN2) Both Positive and Negative TC Resistors in both 180nm and 65nm (Yes) Suitable for Mature CMOS? Positive or Negative TC Resistors in both 180nm and 65nm (Yes) Positive-TC-Only Resistors in 28nm (No) Downscaling to Finer CMOS? Positive-TC-Only Resistors in 28nm (Yes) Negative-TC-Only Resistors in 5nm and Beyond (No) Negative-TC-Only Resistors in 5nm and Beyond (Yes) Req RN2 Req RP2 RP1 Resistance Example 2**<br> **Residence**<br> **Residence**<br> **Residence**<br> **Residence Temperature <sup>R</sup> <sup>R</sup>N1 eq R**<br>**R**<br>**R**<br>**R**<br>**R**<br>**R**<br>**R Temperature Req 1 R<sup>P</sup> 1 R<sup>N</sup> Conductance**<br> **1** <u>**1 C**<br> **1 C**<br> **1 C**<br> **1 C**</u> **Temperature**

Fig. 1. Key features of different RC networks for temperature compensation.

$$
TC(R_{eq}) = \frac{x/(1-x) \cdot R_{P1} \cdot \alpha_{P1} - R_{P2} \cdot \alpha_{P2}}{x/(1-x) \cdot R_{P1} - R_{P2}} \qquad (2)
$$

where  $\alpha_{P1}$  and  $\alpha_{P1}$  are the first-order TC of R<sub>P1</sub> and R<sub>P2</sub> respectively. Furthermore, we can modify the proposed FVC as  $R_N-R_N-C$  to be compatible with advanced nodes offering only negative-TC thin-film metal resistors, e.g., in 5nm and beyond. As shown in Fig. 2, by tailoring the  $V_{REF}$  value via a delta-sigma-modulator (ΔΣM)-based digital-to-analog converter, the temperature trimming can reach a very fine resolution without any additional switches.

### III. PROPOSED RC OSCILLATOR ARCHITECTURE

Fig. 3 depicts the schematic of our RC oscillator consisting of an FLL and a  $\Delta\Sigma M$ -based VREF generator. The RP-RP-C network embraces an R<sub>P1</sub> (1.26MΩ non-silicided p-poly resistor), an R<sub>P2</sub> (264kΩ non-silicided n-diffusion resistor), and a 6-bit tunable switched-MOM capacitor  $C_R$  (1pF at middle banks). Here, the filtering networks ( $R_{F1}=678k\Omega$ ,  $C_{F1}=10pF$ , and  $C_{F2}$ =40pF) connect at the  $V_F$  node to stabilize the FVC operation and reduce the voltage ripple. The integrator features a chopper-stabilized folded-cascode operational transconductance amplifier with a PMOS input pair cascaded

by a common-source amplifier and has a high DC gain (~100dB). Due to the high DC loop gain,  $V_F=V_{REF}$  holds in a steady-state regardless of  $V_{DD}$ , which results in a good supply sensitivity of the output frequency  $(F<sub>OUT</sub>)$ . Moreover, we introduce a subthreshold proportional to an absolute temperature (PTAT) current reference together with a bias voltage generator to uphold a high DC gain over temperature and supply variations. Thick-oxide transistors hinder the temperature-sensitive leakage currents of the integrator and its bias circuitry. Considering the low bandwidth of the subthreshold amplifier, we select the chopper frequency as  $f_{VCO}/1024$ , where  $f_{VCO}$  is the voltage-controlled oscillator (VCO) frequency. Besides, we set  $C_{INT}=39pF$  to define the dominant pole of the loop dynamics, while  $C_L$ =15pF at the V<sub>C</sub> node to attenuate the chopping ripple. The VCO is a 3-stage inverter-based ring oscillator. To suppress the VCO frequency variation over PVT variations, we load each inverter with a fixed resistor and a 4-bit tunable capacitor[2]. The choice of a non-silicided n-diffusion resistor results from its high positive TC (2569ppm/°C), which can compensate for the aggressive frequency elevation of VCO with temperature. A 4-bit MOM capacitor array and a MOS varactor perform coarse- and fine-frequency tunings, respectively. The division of the VCO output by 32 with a boosted swing generates the non-overlapping clocks ( $\varphi$ <sub>1,2</sub>) for the SCR. A 1<sup>st</sup>-order  $\Delta\Sigma M$ 

# IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS–II, VOL. XX, NO. XX, DD MMMM YYYY 3



Fig. 2. The principle of the temperature coefficient trimming.



Fig. 3. Block schematic of the proposed RP-RP-C FLL-based RC oscillator along with a  $\Delta\Sigma M$ -based fine-tuning VREF generator.

followed by a 3<sup>rd</sup>-order RC lowpass filter (LPF) realizes the  $V<sub>REF</sub>$  generator. From Fig. 3 (top), to suppress the ΔΣM quantization noise and avert degrading the output clock jitter, we set the cut-off frequency of the LPF at  $\sim$ 2.8kHz. With a 16-bit digital control word (DCW), a very fine tune of VREF= $xV_{DD}$  is achievable against PVT variations. The  $\Delta\Sigma M$ clock frequency is  $f_{\text{VCO}}/8$ .

The I<sub>leak</sub> of MOS switches affects the equivalent resistance of the SCR. For instance, the simulated Ileak of an NMOS (1 $\mu$ m/30nm) is ~100nA at 60 °C in our 28nm node, and it climbs intensely with the temperature (Fig. 4, bottom). This leakage-incurred instability is nonlinear and hard to compensate. Downscaling the switch size can moderately reduce the  $I_{\text{leak}}$ , but the switch's turn-on resistance  $(R_{\text{on}})$  will substantially increase. We realize that applying a negative gate-to-source voltage ( $V_{GS}$ ) of - $V_{DD}$  can stem the I<sub>leak</sub> into the sub nA regime even at a high temperature while  $R_{on}$  remains unchanged. Inspired by this negative  $V_{GS}$  concept, we propose a low-leakage SCR by featuring a clock booster and a super-cut-off switch to tackle the leakage current effectively, as detailed in Fig. 4 (right). The clock booster doubles the clock swing  $\lceil -V_{DD}, V_{DD} \rceil$ , and the negative  $V_{GS}$  ( $-V_{DD}$ ) holds during the off period of  $\varphi_{1,2}$ . Similarly, with an inverter inserted between the gate and source nodes of the MOS switch, we obtain a super-cut-off switch. Simulations verified that the low-leakage SCR exhibits a temperature-insensitive equivalent resistance even using low-threshold transistors.



Fig. 4. Proposed low-leakage SCR combining clock booster and super-cut-off switch.



Fig. 5. Circuit detail of (a) the clock booster (a) and (b) its simulated transient waveform.

Fig. 5 shows the schematic and simulated transient waveforms of the proposed clock booster. The conventional bootstrapped inverter can deliver an output voltage between  $-V_{DD}$  and  $2V_{DD}$ , which is advantageous for low voltage applications [14]-[15]. Here, as shown in Fig. 5, to avoid relibility issue, we modified the boostrapped inverter to constrain the voltage swing to  $\lbrack -V_{DD}, V_{DD} \rbrack$ . Thus, the drived mos switches can work stably under standard supply voltage while the leakage current is greatly suppressed.

#### IV. MEASUREMENT RESULTS

A prototype FLL-based RC oscillator is fabricated in 28-nm CMOS technology, the die micrograph is shown in Fig. 6, and the core area is  $0.038$ mm<sup>2</sup>. At  $V_{DD} = 0.8V$ , the oscillator operates at 71.8 MHz while dissipating 26.4 μW dominated by the VCO. The result corresponds to an energy efficiency of 368 fJ/cycle. Fig. 7(a) shows the measured frequency variations when sweeping the ΔΣM DCW and FLL is turned off. As shown in Fig. 7(a), the free-running VCO frequency rises by 2.3% over -20 to 60 ºC, while the closed-loop frequency TC varies from negative to positive as expected. Thus, the  $\Delta\Sigma M$  DCW executes the 2-point trimming digitally. After choosing the optimal ΔΣM DCW, we then tune the DCW of  $C_R$  to calibrate the absolute oscillation frequency. As shown in Fig. 7(b), the average supply sensitivity is  $0.43\%/V$  when  $V_{DD}$  varies from 0.8 to 1 V.

This article has been accepted for publication in IEEE Transactions on Circuits and Systems--II: Express Briefs. This is the author's version which has not been fully edited and content may change prior to final publication. Citation information: DOI 10.1109/TCSII.2023.3277617

# IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS–II, VOL. XX, NO. XX, DD MMMM YYYY 4



TABLE.I PERFORMANCE SUMMARY AND COMPARISON WITH STATE-OF-THE-ART.

*\$ Relaxation Oscillator \* With on-chip LDO # 8 for temperature variations and 16 for supply variations*

*& FOMJitter=10\*log(<sup>σ</sup> 2 jitter\*Power/1mW)*

Ar





Fig. 6. Chip micrograph of our RC oscillator prototyped in 28nm CMOS.

The decent supply dependency results from the supply-insensitive SCR and switchless trimming scheme. Fig. 7 (c) depicts the measured frequency variations of 7 samples over -20 to 60 ºC, and the average TC is 77.6 ppm/ºC. The Allan deviation for a 1-second stride is 58.6 ppm (shown in Fig. 7(d)). Fig. 8 shows the measured period jitter and accumulated jitter. The output period jitter is 11psrms (790ppm of the period), and the accumulated jitter over 10,000 cycles is 1.77nsrms. The chopping scheme helps suppress the 1/f noise and offset of the integrator, and the achieved jitter-power FOM is -235dB.

Table. I compares our positive-TC-only resistors-based RC oscillator with recent on-chip RC oscillators. The proposed techniques allow our design to exhibit higher energy efficiency and jitter-power FOM than all [1-2, 7, 12-13]. Benchmarking



Fig. 7. Measured ΔΣM-tuning effect (a), frequency variation versus supply voltage (b) and temperature (c), and Allan deviation (d).

with [12] using the same process, our design achieves better frequency accuracy, jitter performance, and long-term stability. Compared to [13] in 5-nm FinFET that necessitates a power-hungry bandgap reference, our work is 29x more energy-efficient. Fig. 9 shows the benchmarks of the temperature coefficient and supply sensitivity versus the energy efficiency for this work with respect to the recent MHz-range RC oscillators. The proposed RC oscillator achieves a competitive temperature and supply stability with the lowest energy efficiency.

# IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS–II, VOL. XX, NO. XX, DD MMMM YYYY 5



Fig. 8. Measured period jitter and accumulated jitter.



Fig. 9. Benchmarks of the temperature coefficient and supply sensitivity versus the energy efficiency.

#### V. CONCLUSION

This paper reported a process-scaling-friendly RC oscillator that allows the use of same-sign TC resistors. This architectural advantages favors technology downscaling in very advanced nodes, e.g., 5 nm, with mainly the metal resistors (same-sign TC). Protptyped in 28nm CMOS technology, the proposed FLL-based 71.8-MHz RC oscillator achieves a frequency inaccuracy of 77.6 ppm/°C, a 0.43%/V supply sensitivity, and an 11psrms period jitter. The energy efficiency is 368fJ/cycle and the jitter-power FOM is -235 dB.

#### **REFERENCES**

- [1] N. Liu, *et al*., "A 2.5 ppm/°C 1.05-MHz relaxation oscillator with dynamic frequency-error compensation and fast start-up time," *IEEE J. Solid-State Circuits*, vol. 54, no. 7, pp. 1952–1959, Jul. 2019.
- [2] A. Khashaba, *et al*., "A 32-MHz, 34-μW temperature-compensated RC oscillator using pulse density modulated resistors," *IEEE J. Solid-State Circuits*, vol. 57, no. 5, pp. 1470–1479, May 2022.
- [3] T. Wang, *et al.*, "A 6μW ±50 ppm/°C ±1500 ppm/V 1.5 MHz RC oscillator using self-regulation," *IEEE Trans. on Circuits and Syst. II: Express Briefs*, vol. 66, no. 8, pp. 1297–1301, Aug. 2019.
- [4] W. Zhou, *et al.*, "A 3-MHz 17.3-μW 0.015% period jitter relaxation oscillator with energy efficient swing boosting," *IEEE Trans. on Circuits and Syst. II: Express Briefs*, vol. 67, no. 10, pp. 1745–1749, Oct. 2020.
- [5] Y. Li, *et al.*, "A 20-μs turn-on time, 24-kHz resolution, 1.5–100-MHz digitally programmable temperature-compensated clock generator," *IEEE J. Solid-State Circuits*, Early Access.
- [6] W. Choi, *et al.*, "A 0.9-V 28-MHz highly digital CMOS dual-RC frequency reference with ±200 ppm inaccuracy from −40 °C to 85 °C *IEEE J. Solid-State Circuits*, vol. 57, no. 8, pp. 2418–2428, Aug. 2022.
- [7] B. Shen, *et al*., "A frequency-locked oscillator using complex RC impedance IQ-balancing," *IEEE J. Solid-State Circuits*, vol. 57, no. 3, pp. 677–687, Mar. 2022.
- [8] J. Lee, *et al*., "An ultra-low-noise swing-boosted differential relaxation oscillator in 0.18-μm CMOS," *IEEE J. Solid-State Circuits*, vol. 55, no. 9, pp. 2489-2497, Sept. 2020.
- [9] J. Zheng, *et al*., "Relaxation oscillator with dynamic comparator and slope-boosting technique," *IEEE Trans. on Circuits and Syst. II: Express Briefs*, vol. 65, no. 10, pp. 1330–1334, Oct. 2018.
- [10] K. -W. Cheng, *et al*., "Design and analysis of a resistive frequency-locked oscillator with long-term stability using double chopper stabilization," *IEEE Trans. Circuits Syst. I, Reg. Papers*, Early Access.
- [11] Y. Ji, *et al*., "A second-order temperature-compensated on-chip R-RC oscillator achieving 7.93ppm/°C and 3.3pJ/Hz in -40°C to 125°C temperature range," *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, pp. 64–66, Feb. 2022.
- [12] K.-M. Lei, *et al*., "A 0.35-V 5,200-μm<sup>2</sup> 2.1-MHz temperature-resilient relaxation oscillator with 667 fJ/cycle energy efficiency using an asymmetric swing-boosted RC network and a dual-path comparator," *IEEE J. Solid-State Circuits*, vol. 56, no. 9, pp. 2701–2710, Sep. 2021.
- [13] N. Mehta, *et al*., "An on-chip relaxation oscillator in 5-nm FinFET using a frequency-error feedback loop," *IEEE J. Solid-State Circuits*, vol. 57, no. 10, pp. 2898–2908, Oct. 2022.
- [14] Y. Ho, *et al*., "A 0.2–0.6 V ring oscillator design using bootstrap technique," in *Proc. IEEE* Asian *Solid-State Circuits Conf. (A-SSCC),* pp. 333–336, Nov. 2011.
- [15] K. -M. Lei, *et al*., "A 0.4 V 6.4 μW 3.3 MHz CMOS bootstrapped relaxation oscillator with ±0.71% frequency deviation over −30 to 100 °C for wearable and sensing applications," *IEEE International Symposium on Circuits and Systems (ISCAS)*, pp. 1–5, May 2018.